|
|
5544c1 |
From 7b817977fbb87ee2e34018d92b64907197974a75 Mon Sep 17 00:00:00 2001
|
|
|
5544c1 |
From: Aurelien Jarno <aurelien@aurel32.net>
|
|
|
5544c1 |
Date: Fri, 21 Sep 2012 18:20:26 +0200
|
|
|
5544c1 |
Subject: [PATCH] tcg/mips: use TCGArg or TCGReg instead of int
|
|
|
5544c1 |
|
|
|
5544c1 |
Instead of int, use the correct TCGArg and TCGReg type: TCGReg when
|
|
|
5544c1 |
representing a TCG target register, TCGArg when representing the latter
|
|
|
5544c1 |
or a constant.
|
|
|
5544c1 |
|
|
|
5544c1 |
Reviewed-by: Richard Henderson <rth@twiddle.net>
|
|
|
5544c1 |
Signed-off-by: Aurelien Jarno <aurelien@aurel32.net>
|
|
|
5544c1 |
Signed-off-by: Michael Roth <mdroth@linux.vnet.ibm.com>
|
|
|
5544c1 |
---
|
|
|
5544c1 |
tcg/mips/tcg-target.c | 63 ++++++++++++++++++++++++++++-----------------------
|
|
|
5544c1 |
1 file changed, 35 insertions(+), 28 deletions(-)
|
|
|
5544c1 |
|
|
|
5544c1 |
diff --git a/tcg/mips/tcg-target.c b/tcg/mips/tcg-target.c
|
|
|
5544c1 |
index a09c0d6..8b38f98 100644
|
|
|
5544c1 |
--- a/tcg/mips/tcg-target.c
|
|
|
5544c1 |
+++ b/tcg/mips/tcg-target.c
|
|
|
5544c1 |
@@ -68,7 +68,7 @@ static const char * const tcg_target_reg_names[TCG_TARGET_NB_REGS] = {
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
|
|
|
5544c1 |
/* check if we really need so many registers :P */
|
|
|
5544c1 |
-static const int tcg_target_reg_alloc_order[] = {
|
|
|
5544c1 |
+static const TCGReg tcg_target_reg_alloc_order[] = {
|
|
|
5544c1 |
TCG_REG_S0,
|
|
|
5544c1 |
TCG_REG_S1,
|
|
|
5544c1 |
TCG_REG_S2,
|
|
|
5544c1 |
@@ -94,14 +94,14 @@ static const int tcg_target_reg_alloc_order[] = {
|
|
|
5544c1 |
TCG_REG_V1
|
|
|
5544c1 |
};
|
|
|
5544c1 |
|
|
|
5544c1 |
-static const int tcg_target_call_iarg_regs[4] = {
|
|
|
5544c1 |
+static const TCGReg tcg_target_call_iarg_regs[4] = {
|
|
|
5544c1 |
TCG_REG_A0,
|
|
|
5544c1 |
TCG_REG_A1,
|
|
|
5544c1 |
TCG_REG_A2,
|
|
|
5544c1 |
TCG_REG_A3
|
|
|
5544c1 |
};
|
|
|
5544c1 |
|
|
|
5544c1 |
-static const int tcg_target_call_oarg_regs[2] = {
|
|
|
5544c1 |
+static const TCGReg tcg_target_call_oarg_regs[2] = {
|
|
|
5544c1 |
TCG_REG_V0,
|
|
|
5544c1 |
TCG_REG_V1
|
|
|
5544c1 |
};
|
|
|
5544c1 |
@@ -327,7 +327,8 @@ enum {
|
|
|
5544c1 |
/*
|
|
|
5544c1 |
* Type reg
|
|
|
5544c1 |
*/
|
|
|
5544c1 |
-static inline void tcg_out_opc_reg(TCGContext *s, int opc, int rd, int rs, int rt)
|
|
|
5544c1 |
+static inline void tcg_out_opc_reg(TCGContext *s, int opc,
|
|
|
5544c1 |
+ TCGReg rd, TCGReg rs, TCGReg rt)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
int32_t inst;
|
|
|
5544c1 |
|
|
|
5544c1 |
@@ -341,7 +342,8 @@ static inline void tcg_out_opc_reg(TCGContext *s, int opc, int rd, int rs, int r
|
|
|
5544c1 |
/*
|
|
|
5544c1 |
* Type immediate
|
|
|
5544c1 |
*/
|
|
|
5544c1 |
-static inline void tcg_out_opc_imm(TCGContext *s, int opc, int rt, int rs, int imm)
|
|
|
5544c1 |
+static inline void tcg_out_opc_imm(TCGContext *s, int opc,
|
|
|
5544c1 |
+ TCGReg rt, TCGReg rs, TCGArg imm)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
int32_t inst;
|
|
|
5544c1 |
|
|
|
5544c1 |
@@ -355,7 +357,8 @@ static inline void tcg_out_opc_imm(TCGContext *s, int opc, int rt, int rs, int i
|
|
|
5544c1 |
/*
|
|
|
5544c1 |
* Type branch
|
|
|
5544c1 |
*/
|
|
|
5544c1 |
-static inline void tcg_out_opc_br(TCGContext *s, int opc, int rt, int rs)
|
|
|
5544c1 |
+static inline void tcg_out_opc_br(TCGContext *s, int opc,
|
|
|
5544c1 |
+ TCGReg rt, TCGReg rs)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
/* We pay attention here to not modify the branch target by reading
|
|
|
5544c1 |
the existing value and using it again. This ensure that caches and
|
|
|
5544c1 |
@@ -368,7 +371,8 @@ static inline void tcg_out_opc_br(TCGContext *s, int opc, int rt, int rs)
|
|
|
5544c1 |
/*
|
|
|
5544c1 |
* Type sa
|
|
|
5544c1 |
*/
|
|
|
5544c1 |
-static inline void tcg_out_opc_sa(TCGContext *s, int opc, int rd, int rt, int sa)
|
|
|
5544c1 |
+static inline void tcg_out_opc_sa(TCGContext *s, int opc,
|
|
|
5544c1 |
+ TCGReg rd, TCGReg rt, TCGArg sa)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
int32_t inst;
|
|
|
5544c1 |
|
|
|
5544c1 |
@@ -407,7 +411,7 @@ static inline void tcg_out_movi(TCGContext *s, TCGType type,
|
|
|
5544c1 |
}
|
|
|
5544c1 |
}
|
|
|
5544c1 |
|
|
|
5544c1 |
-static inline void tcg_out_bswap16(TCGContext *s, int ret, int arg)
|
|
|
5544c1 |
+static inline void tcg_out_bswap16(TCGContext *s, TCGReg ret, TCGReg arg)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
/* ret and arg can't be register at */
|
|
|
5544c1 |
if (ret == TCG_REG_AT || arg == TCG_REG_AT) {
|
|
|
5544c1 |
@@ -422,7 +426,7 @@ static inline void tcg_out_bswap16(TCGContext *s, int ret, int arg)
|
|
|
5544c1 |
tcg_out_opc_reg(s, OPC_OR, ret, ret, TCG_REG_AT);
|
|
|
5544c1 |
}
|
|
|
5544c1 |
|
|
|
5544c1 |
-static inline void tcg_out_bswap16s(TCGContext *s, int ret, int arg)
|
|
|
5544c1 |
+static inline void tcg_out_bswap16s(TCGContext *s, TCGReg ret, TCGReg arg)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
/* ret and arg can't be register at */
|
|
|
5544c1 |
if (ret == TCG_REG_AT || arg == TCG_REG_AT) {
|
|
|
5544c1 |
@@ -437,7 +441,7 @@ static inline void tcg_out_bswap16s(TCGContext *s, int ret, int arg)
|
|
|
5544c1 |
tcg_out_opc_reg(s, OPC_OR, ret, ret, TCG_REG_AT);
|
|
|
5544c1 |
}
|
|
|
5544c1 |
|
|
|
5544c1 |
-static inline void tcg_out_bswap32(TCGContext *s, int ret, int arg)
|
|
|
5544c1 |
+static inline void tcg_out_bswap32(TCGContext *s, TCGReg ret, TCGReg arg)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
/* ret and arg must be different and can't be register at */
|
|
|
5544c1 |
if (ret == arg || ret == TCG_REG_AT || arg == TCG_REG_AT) {
|
|
|
5544c1 |
@@ -458,7 +462,7 @@ static inline void tcg_out_bswap32(TCGContext *s, int ret, int arg)
|
|
|
5544c1 |
tcg_out_opc_reg(s, OPC_OR, ret, ret, TCG_REG_AT);
|
|
|
5544c1 |
}
|
|
|
5544c1 |
|
|
|
5544c1 |
-static inline void tcg_out_ext8s(TCGContext *s, int ret, int arg)
|
|
|
5544c1 |
+static inline void tcg_out_ext8s(TCGContext *s, TCGReg ret, TCGReg arg)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
#ifdef _MIPS_ARCH_MIPS32R2
|
|
|
5544c1 |
tcg_out_opc_reg(s, OPC_SEB, ret, 0, arg);
|
|
|
5544c1 |
@@ -468,7 +472,7 @@ static inline void tcg_out_ext8s(TCGContext *s, int ret, int arg)
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
}
|
|
|
5544c1 |
|
|
|
5544c1 |
-static inline void tcg_out_ext16s(TCGContext *s, int ret, int arg)
|
|
|
5544c1 |
+static inline void tcg_out_ext16s(TCGContext *s, TCGReg ret, TCGReg arg)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
#ifdef _MIPS_ARCH_MIPS32R2
|
|
|
5544c1 |
tcg_out_opc_reg(s, OPC_SEH, ret, 0, arg);
|
|
|
5544c1 |
@@ -478,8 +482,8 @@ static inline void tcg_out_ext16s(TCGContext *s, int ret, int arg)
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
}
|
|
|
5544c1 |
|
|
|
5544c1 |
-static inline void tcg_out_ldst(TCGContext *s, int opc, int arg,
|
|
|
5544c1 |
- int arg1, tcg_target_long arg2)
|
|
|
5544c1 |
+static inline void tcg_out_ldst(TCGContext *s, int opc, TCGArg arg,
|
|
|
5544c1 |
+ TCGReg arg1, TCGArg arg2)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
if (arg2 == (int16_t) arg2) {
|
|
|
5544c1 |
tcg_out_opc_imm(s, opc, arg, arg1, arg2);
|
|
|
5544c1 |
@@ -502,7 +506,7 @@ static inline void tcg_out_st(TCGContext *s, TCGType type, TCGReg arg,
|
|
|
5544c1 |
tcg_out_ldst(s, OPC_SW, arg, arg1, arg2);
|
|
|
5544c1 |
}
|
|
|
5544c1 |
|
|
|
5544c1 |
-static inline void tcg_out_addi(TCGContext *s, int reg, tcg_target_long val)
|
|
|
5544c1 |
+static inline void tcg_out_addi(TCGContext *s, TCGReg reg, TCGArg val)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
if (val == (int16_t)val) {
|
|
|
5544c1 |
tcg_out_opc_imm(s, OPC_ADDIU, reg, reg, val);
|
|
|
5544c1 |
@@ -543,7 +547,7 @@ DEFINE_TCG_OUT_CALL_IARG(tcg_out_call_iarg_reg16, TCGReg arg)
|
|
|
5544c1 |
#undef DEFINE_TCG_OUT_CALL_IARG_GET_ARG
|
|
|
5544c1 |
#define DEFINE_TCG_OUT_CALL_IARG_GET_ARG(A) \
|
|
|
5544c1 |
tcg_out_movi(s, TCG_TYPE_I32, A, arg);
|
|
|
5544c1 |
-DEFINE_TCG_OUT_CALL_IARG(tcg_out_call_iarg_imm32, uint32_t arg)
|
|
|
5544c1 |
+DEFINE_TCG_OUT_CALL_IARG(tcg_out_call_iarg_imm32, TCGArg arg)
|
|
|
5544c1 |
#undef DEFINE_TCG_OUT_CALL_IARG_GET_ARG
|
|
|
5544c1 |
|
|
|
5544c1 |
/* We don't use the macro for this one to avoid an unnecessary reg-reg
|
|
|
5544c1 |
@@ -573,8 +577,8 @@ static inline void tcg_out_call_iarg_reg64(TCGContext *s, int *arg_num,
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
}
|
|
|
5544c1 |
|
|
|
5544c1 |
-static void tcg_out_brcond(TCGContext *s, TCGCond cond, int arg1,
|
|
|
5544c1 |
- int arg2, int label_index)
|
|
|
5544c1 |
+static void tcg_out_brcond(TCGContext *s, TCGCond cond, TCGArg arg1,
|
|
|
5544c1 |
+ TCGArg arg2, int label_index)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
TCGLabel *l = &s->labels[label_index];
|
|
|
5544c1 |
|
|
|
5544c1 |
@@ -631,8 +635,9 @@ static void tcg_out_brcond(TCGContext *s, TCGCond cond, int arg1,
|
|
|
5544c1 |
|
|
|
5544c1 |
/* XXX: we implement it at the target level to avoid having to
|
|
|
5544c1 |
handle cross basic blocks temporaries */
|
|
|
5544c1 |
-static void tcg_out_brcond2(TCGContext *s, TCGCond cond, int arg1,
|
|
|
5544c1 |
- int arg2, int arg3, int arg4, int label_index)
|
|
|
5544c1 |
+static void tcg_out_brcond2(TCGContext *s, TCGCond cond, TCGArg arg1,
|
|
|
5544c1 |
+ TCGArg arg2, TCGArg arg3, TCGArg arg4,
|
|
|
5544c1 |
+ int label_index)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
void *label_ptr;
|
|
|
5544c1 |
|
|
|
5544c1 |
@@ -694,8 +699,8 @@ static void tcg_out_brcond2(TCGContext *s, TCGCond cond, int arg1,
|
|
|
5544c1 |
reloc_pc16(label_ptr, (tcg_target_long) s->code_ptr);
|
|
|
5544c1 |
}
|
|
|
5544c1 |
|
|
|
5544c1 |
-static void tcg_out_setcond(TCGContext *s, TCGCond cond, int ret,
|
|
|
5544c1 |
- int arg1, int arg2)
|
|
|
5544c1 |
+static void tcg_out_setcond(TCGContext *s, TCGCond cond, TCGReg ret,
|
|
|
5544c1 |
+ TCGArg arg1, TCGArg arg2)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
switch (cond) {
|
|
|
5544c1 |
case TCG_COND_EQ:
|
|
|
5544c1 |
@@ -754,8 +759,8 @@ static void tcg_out_setcond(TCGContext *s, TCGCond cond, int ret,
|
|
|
5544c1 |
|
|
|
5544c1 |
/* XXX: we implement it at the target level to avoid having to
|
|
|
5544c1 |
handle cross basic blocks temporaries */
|
|
|
5544c1 |
-static void tcg_out_setcond2(TCGContext *s, TCGCond cond, int ret,
|
|
|
5544c1 |
- int arg1, int arg2, int arg3, int arg4)
|
|
|
5544c1 |
+static void tcg_out_setcond2(TCGContext *s, TCGCond cond, TCGReg ret,
|
|
|
5544c1 |
+ TCGArg arg1, TCGArg arg2, TCGArg arg3, TCGArg arg4)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
switch (cond) {
|
|
|
5544c1 |
case TCG_COND_EQ:
|
|
|
5544c1 |
@@ -842,7 +847,7 @@ static const void * const qemu_st_helpers[4] = {
|
|
|
5544c1 |
static void tcg_out_qemu_ld(TCGContext *s, const TCGArg *args,
|
|
|
5544c1 |
int opc)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
- int addr_regl, data_regl, data_regh, data_reg1, data_reg2;
|
|
|
5544c1 |
+ TCGReg addr_regl, data_regl, data_regh, data_reg1, data_reg2;
|
|
|
5544c1 |
#if defined(CONFIG_SOFTMMU)
|
|
|
5544c1 |
void *label1_ptr, *label2_ptr;
|
|
|
5544c1 |
int arg_num;
|
|
|
5544c1 |
@@ -850,7 +855,8 @@ static void tcg_out_qemu_ld(TCGContext *s, const TCGArg *args,
|
|
|
5544c1 |
int addr_meml;
|
|
|
5544c1 |
# if TARGET_LONG_BITS == 64
|
|
|
5544c1 |
uint8_t *label3_ptr;
|
|
|
5544c1 |
- int addr_regh, addr_memh;
|
|
|
5544c1 |
+ TCGReg addr_regh;
|
|
|
5544c1 |
+ int addr_memh;
|
|
|
5544c1 |
# endif
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
data_regl = *args++;
|
|
|
5544c1 |
@@ -1026,7 +1032,7 @@ static void tcg_out_qemu_ld(TCGContext *s, const TCGArg *args,
|
|
|
5544c1 |
static void tcg_out_qemu_st(TCGContext *s, const TCGArg *args,
|
|
|
5544c1 |
int opc)
|
|
|
5544c1 |
{
|
|
|
5544c1 |
- int addr_regl, data_regl, data_regh, data_reg1, data_reg2;
|
|
|
5544c1 |
+ TCGReg addr_regl, data_regl, data_regh, data_reg1, data_reg2;
|
|
|
5544c1 |
#if defined(CONFIG_SOFTMMU)
|
|
|
5544c1 |
uint8_t *label1_ptr, *label2_ptr;
|
|
|
5544c1 |
int arg_num;
|
|
|
5544c1 |
@@ -1036,7 +1042,8 @@ static void tcg_out_qemu_st(TCGContext *s, const TCGArg *args,
|
|
|
5544c1 |
#if TARGET_LONG_BITS == 64
|
|
|
5544c1 |
# if defined(CONFIG_SOFTMMU)
|
|
|
5544c1 |
uint8_t *label3_ptr;
|
|
|
5544c1 |
- int addr_regh, addr_memh;
|
|
|
5544c1 |
+ TCGReg addr_regh;
|
|
|
5544c1 |
+ int addr_memh;
|
|
|
5544c1 |
# endif
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
data_regl = *args++;
|
|
|
5544c1 |
--
|
|
|
5544c1 |
1.7.12.1
|
|
|
5544c1 |
|