4841a6
From d0826a8c2c3c389eeeed1014d7e316f39f083971 Mon Sep 17 00:00:00 2001
4841a6
From: Jing Liu <jing2.liu@intel.com>
4841a6
Date: Wed, 16 Feb 2022 22:04:31 -0800
4841a6
Subject: [PATCH 09/24] x86: Add AMX CPUIDs enumeration
4841a6
4841a6
RH-Author: Paul Lai <plai@redhat.com>
4841a6
RH-MergeRequest: 176: Enable KVM AMX support
4841a6
RH-Commit: [9/13] fab147992ad927c9538529f018f06e2f48546c5b
4841a6
RH-Bugzilla: 1916415
4841a6
RH-Acked-by: Cornelia Huck <cohuck@redhat.com>
4841a6
RH-Acked-by: Igor Mammedov <imammedo@redhat.com>
4841a6
RH-Acked-by: Paolo Bonzini <pbonzini@redhat.com>
4841a6
4841a6
Add AMX primary feature bits XFD and AMX_TILE to
4841a6
enumerate the CPU's AMX capability. Meanwhile, add
4841a6
AMX TILE and TMUL CPUID leaf and subleaves which
4841a6
exist when AMX TILE is present to provide the maximum
4841a6
capability of TILE and TMUL.
4841a6
4841a6
Signed-off-by: Jing Liu <jing2.liu@intel.com>
4841a6
Signed-off-by: Yang Zhong <yang.zhong@intel.com>
4841a6
Message-Id: <20220217060434.52460-6-yang.zhong@intel.com>
4841a6
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
4841a6
(cherry picked from commit f21a48171cf3fa39532fc8553fd82e81b88b6474)
4841a6
Signed-off-by: Paul Lai <plai@redhat.com>
4841a6
---
4841a6
 target/i386/cpu.c     | 55 ++++++++++++++++++++++++++++++++++++++++---
4841a6
 target/i386/kvm/kvm.c |  4 +++-
4841a6
 2 files changed, 55 insertions(+), 4 deletions(-)
4841a6
4841a6
diff --git a/target/i386/cpu.c b/target/i386/cpu.c
4841a6
index cd27c0eb81..09e08f7f38 100644
4841a6
--- a/target/i386/cpu.c
4841a6
+++ b/target/i386/cpu.c
4841a6
@@ -574,6 +574,18 @@ static CPUCacheInfo legacy_l3_cache = {
4841a6
 #define INTEL_PT_CYCLE_BITMAP    0x1fff         /* Support 0,2^(0~11) */
4841a6
 #define INTEL_PT_PSB_BITMAP      (0x003f << 16) /* Support 2K,4K,8K,16K,32K,64K */
4841a6
 
4841a6
+/* CPUID Leaf 0x1D constants: */
4841a6
+#define INTEL_AMX_TILE_MAX_SUBLEAF     0x1
4841a6
+#define INTEL_AMX_TOTAL_TILE_BYTES     0x2000
4841a6
+#define INTEL_AMX_BYTES_PER_TILE       0x400
4841a6
+#define INTEL_AMX_BYTES_PER_ROW        0x40
4841a6
+#define INTEL_AMX_TILE_MAX_NAMES       0x8
4841a6
+#define INTEL_AMX_TILE_MAX_ROWS        0x10
4841a6
+
4841a6
+/* CPUID Leaf 0x1E constants: */
4841a6
+#define INTEL_AMX_TMUL_MAX_K           0x10
4841a6
+#define INTEL_AMX_TMUL_MAX_N           0x40
4841a6
+
4841a6
 void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
4841a6
                               uint32_t vendor2, uint32_t vendor3)
4841a6
 {
4841a6
@@ -843,8 +855,8 @@ FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
4841a6
             "avx512-vp2intersect", NULL, "md-clear", NULL,
4841a6
             NULL, NULL, "serialize", NULL,
4841a6
             "tsx-ldtrk", NULL, NULL /* pconfig */, NULL,
4841a6
-            NULL, NULL, NULL, "avx512-fp16",
4841a6
-            NULL, NULL, "spec-ctrl", "stibp",
4841a6
+            NULL, NULL, "amx-bf16", "avx512-fp16",
4841a6
+            "amx-tile", "amx-int8", "spec-ctrl", "stibp",
4841a6
             NULL, "arch-capabilities", "core-capability", "ssbd",
4841a6
         },
4841a6
         .cpuid = {
4841a6
@@ -909,7 +921,7 @@ FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
4841a6
         .type = CPUID_FEATURE_WORD,
4841a6
         .feat_names = {
4841a6
             "xsaveopt", "xsavec", "xgetbv1", "xsaves",
4841a6
-            NULL, NULL, NULL, NULL,
4841a6
+            "xfd", NULL, NULL, NULL,
4841a6
             NULL, NULL, NULL, NULL,
4841a6
             NULL, NULL, NULL, NULL,
4841a6
             NULL, NULL, NULL, NULL,
4841a6
@@ -5593,6 +5605,43 @@ void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
4841a6
         }
4841a6
         break;
4841a6
     }
4841a6
+    case 0x1D: {
4841a6
+        /* AMX TILE */
4841a6
+        *eax = 0;
4841a6
+        *ebx = 0;
4841a6
+        *ecx = 0;
4841a6
+        *edx = 0;
4841a6
+        if (!(env->features[FEAT_7_0_EDX] & CPUID_7_0_EDX_AMX_TILE)) {
4841a6
+            break;
4841a6
+        }
4841a6
+
4841a6
+        if (count == 0) {
4841a6
+            /* Highest numbered palette subleaf */
4841a6
+            *eax = INTEL_AMX_TILE_MAX_SUBLEAF;
4841a6
+        } else if (count == 1) {
4841a6
+            *eax = INTEL_AMX_TOTAL_TILE_BYTES |
4841a6
+                   (INTEL_AMX_BYTES_PER_TILE << 16);
4841a6
+            *ebx = INTEL_AMX_BYTES_PER_ROW | (INTEL_AMX_TILE_MAX_NAMES << 16);
4841a6
+            *ecx = INTEL_AMX_TILE_MAX_ROWS;
4841a6
+        }
4841a6
+        break;
4841a6
+    }
4841a6
+    case 0x1E: {
4841a6
+        /* AMX TMUL */
4841a6
+        *eax = 0;
4841a6
+        *ebx = 0;
4841a6
+        *ecx = 0;
4841a6
+        *edx = 0;
4841a6
+        if (!(env->features[FEAT_7_0_EDX] & CPUID_7_0_EDX_AMX_TILE)) {
4841a6
+            break;
4841a6
+        }
4841a6
+
4841a6
+        if (count == 0) {
4841a6
+            /* Highest numbered palette subleaf */
4841a6
+            *ebx = INTEL_AMX_TMUL_MAX_K | (INTEL_AMX_TMUL_MAX_N << 8);
4841a6
+        }
4841a6
+        break;
4841a6
+    }
4841a6
     case 0x40000000:
4841a6
         /*
4841a6
          * CPUID code in kvm_arch_init_vcpu() ignores stuff
4841a6
diff --git a/target/i386/kvm/kvm.c b/target/i386/kvm/kvm.c
4841a6
index b5d98c4361..a64a79d870 100644
4841a6
--- a/target/i386/kvm/kvm.c
4841a6
+++ b/target/i386/kvm/kvm.c
4841a6
@@ -1779,7 +1779,9 @@ int kvm_arch_init_vcpu(CPUState *cs)
4841a6
                 c = &cpuid_data.entries[cpuid_i++];
4841a6
             }
4841a6
             break;
4841a6
-        case 0x14: {
4841a6
+        case 0x14:
4841a6
+        case 0x1d:
4841a6
+        case 0x1e: {
4841a6
             uint32_t times;
4841a6
 
4841a6
             c->function = i;
4841a6
-- 
4841a6
2.35.3
4841a6