Blame SOURCES/kvm-target-i386-kvm-initialize-feature-MSRs-very-early.patch

ddf19c
From eb0fc0ae2750a0462698d6d21ebb56a4249539f9 Mon Sep 17 00:00:00 2001
ddf19c
From: Paolo Bonzini <pbonzini@redhat.com>
ddf19c
Date: Mon, 17 Feb 2020 16:23:11 +0000
ddf19c
Subject: [PATCH 1/9] target/i386: kvm: initialize feature MSRs very early
ddf19c
MIME-Version: 1.0
ddf19c
Content-Type: text/plain; charset=UTF-8
ddf19c
Content-Transfer-Encoding: 8bit
ddf19c
ddf19c
RH-Author: Paolo Bonzini <pbonzini@redhat.com>
ddf19c
Message-id: <20200217162316.2464-2-pbonzini@redhat.com>
ddf19c
Patchwork-id: 93899
ddf19c
O-Subject: [RHEL-AV-8.2.0 qemu-kvm PATCH 1/6] target/i386: kvm: initialize feature MSRs very early
ddf19c
Bugzilla: 1791648
ddf19c
RH-Acked-by: Philippe Mathieu-Daudé <philmd@redhat.com>
ddf19c
RH-Acked-by: Maxim Levitsky <mlevitsk@redhat.com>
ddf19c
RH-Acked-by: Dr. David Alan Gilbert <dgilbert@redhat.com>
ddf19c
ddf19c
Some read-only MSRs affect the behavior of ioctls such as
ddf19c
KVM_SET_NESTED_STATE.  We can initialize them once and for all
ddf19c
right after the CPU is realized, since they will never be modified
ddf19c
by the guest.
ddf19c
ddf19c
Reported-by: Qingua Cheng <qcheng@redhat.com>
ddf19c
Cc: qemu-stable@nongnu.org
ddf19c
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
ddf19c
Message-Id: <1579544504-3616-2-git-send-email-pbonzini@redhat.com>
ddf19c
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
ddf19c
(cherry picked from commit 420ae1fc51c99abfd03b1c590f55617edd2a2bed)
ddf19c
Signed-off-by: Danilo C. L. de Paula <ddepaula@redhat.com>
ddf19c
---
ddf19c
 target/i386/kvm.c      | 81 ++++++++++++++++++++++++++++++--------------------
ddf19c
 target/i386/kvm_i386.h |  1 +
ddf19c
 2 files changed, 49 insertions(+), 33 deletions(-)
ddf19c
ddf19c
diff --git a/target/i386/kvm.c b/target/i386/kvm.c
ddf19c
index 86d9a1f..f41605b 100644
ddf19c
--- a/target/i386/kvm.c
ddf19c
+++ b/target/i386/kvm.c
ddf19c
@@ -67,6 +67,8 @@
ddf19c
  * 255 kvm_msr_entry structs */
ddf19c
 #define MSR_BUF_SIZE 4096
ddf19c
 
ddf19c
+static void kvm_init_msrs(X86CPU *cpu);
ddf19c
+
ddf19c
 const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
ddf19c
     KVM_CAP_INFO(SET_TSS_ADDR),
ddf19c
     KVM_CAP_INFO(EXT_CPUID),
ddf19c
@@ -1842,6 +1844,8 @@ int kvm_arch_init_vcpu(CPUState *cs)
ddf19c
         has_msr_tsc_aux = false;
ddf19c
     }
ddf19c
 
ddf19c
+    kvm_init_msrs(cpu);
ddf19c
+
ddf19c
     r = hyperv_init_vcpu(cpu);
ddf19c
     if (r) {
ddf19c
         goto fail;
ddf19c
@@ -2660,11 +2664,53 @@ static void kvm_msr_entry_add_vmx(X86CPU *cpu, FeatureWordArray f)
ddf19c
                       VMCS12_MAX_FIELD_INDEX << 1);
ddf19c
 }
ddf19c
 
ddf19c
+static int kvm_buf_set_msrs(X86CPU *cpu)
ddf19c
+{
ddf19c
+    int ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, cpu->kvm_msr_buf);
ddf19c
+    if (ret < 0) {
ddf19c
+        return ret;
ddf19c
+    }
ddf19c
+
ddf19c
+    if (ret < cpu->kvm_msr_buf->nmsrs) {
ddf19c
+        struct kvm_msr_entry *e = &cpu->kvm_msr_buf->entries[ret];
ddf19c
+        error_report("error: failed to set MSR 0x%" PRIx32 " to 0x%" PRIx64,
ddf19c
+                     (uint32_t)e->index, (uint64_t)e->data);
ddf19c
+    }
ddf19c
+
ddf19c
+    assert(ret == cpu->kvm_msr_buf->nmsrs);
ddf19c
+    return 0;
ddf19c
+}
ddf19c
+
ddf19c
+static void kvm_init_msrs(X86CPU *cpu)
ddf19c
+{
ddf19c
+    CPUX86State *env = &cpu->env;
ddf19c
+
ddf19c
+    kvm_msr_buf_reset(cpu);
ddf19c
+    if (has_msr_arch_capabs) {
ddf19c
+        kvm_msr_entry_add(cpu, MSR_IA32_ARCH_CAPABILITIES,
ddf19c
+                          env->features[FEAT_ARCH_CAPABILITIES]);
ddf19c
+    }
ddf19c
+
ddf19c
+    if (has_msr_core_capabs) {
ddf19c
+        kvm_msr_entry_add(cpu, MSR_IA32_CORE_CAPABILITY,
ddf19c
+                          env->features[FEAT_CORE_CAPABILITY]);
ddf19c
+    }
ddf19c
+
ddf19c
+    /*
ddf19c
+     * Older kernels do not include VMX MSRs in KVM_GET_MSR_INDEX_LIST, but
ddf19c
+     * all kernels with MSR features should have them.
ddf19c
+     */
ddf19c
+    if (kvm_feature_msrs && cpu_has_vmx(env)) {
ddf19c
+        kvm_msr_entry_add_vmx(cpu, env->features);
ddf19c
+    }
ddf19c
+
ddf19c
+    assert(kvm_buf_set_msrs(cpu) == 0);
ddf19c
+}
ddf19c
+
ddf19c
 static int kvm_put_msrs(X86CPU *cpu, int level)
ddf19c
 {
ddf19c
     CPUX86State *env = &cpu->env;
ddf19c
     int i;
ddf19c
-    int ret;
ddf19c
 
ddf19c
     kvm_msr_buf_reset(cpu);
ddf19c
 
ddf19c
@@ -2722,17 +2768,6 @@ static int kvm_put_msrs(X86CPU *cpu, int level)
ddf19c
     }
ddf19c
 #endif
ddf19c
 
ddf19c
-    /* If host supports feature MSR, write down. */
ddf19c
-    if (has_msr_arch_capabs) {
ddf19c
-        kvm_msr_entry_add(cpu, MSR_IA32_ARCH_CAPABILITIES,
ddf19c
-                          env->features[FEAT_ARCH_CAPABILITIES]);
ddf19c
-    }
ddf19c
-
ddf19c
-    if (has_msr_core_capabs) {
ddf19c
-        kvm_msr_entry_add(cpu, MSR_IA32_CORE_CAPABILITY,
ddf19c
-                          env->features[FEAT_CORE_CAPABILITY]);
ddf19c
-    }
ddf19c
-
ddf19c
     /*
ddf19c
      * The following MSRs have side effects on the guest or are too heavy
ddf19c
      * for normal writeback. Limit them to reset or full state updates.
ddf19c
@@ -2910,14 +2945,6 @@ static int kvm_put_msrs(X86CPU *cpu, int level)
ddf19c
 
ddf19c
         /* Note: MSR_IA32_FEATURE_CONTROL is written separately, see
ddf19c
          *       kvm_put_msr_feature_control. */
ddf19c
-
ddf19c
-        /*
ddf19c
-         * Older kernels do not include VMX MSRs in KVM_GET_MSR_INDEX_LIST, but
ddf19c
-         * all kernels with MSR features should have them.
ddf19c
-         */
ddf19c
-        if (kvm_feature_msrs && cpu_has_vmx(env)) {
ddf19c
-            kvm_msr_entry_add_vmx(cpu, env->features);
ddf19c
-        }
ddf19c
     }
ddf19c
 
ddf19c
     if (env->mcg_cap) {
ddf19c
@@ -2933,19 +2960,7 @@ static int kvm_put_msrs(X86CPU *cpu, int level)
ddf19c
         }
ddf19c
     }
ddf19c
 
ddf19c
-    ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, cpu->kvm_msr_buf);
ddf19c
-    if (ret < 0) {
ddf19c
-        return ret;
ddf19c
-    }
ddf19c
-
ddf19c
-    if (ret < cpu->kvm_msr_buf->nmsrs) {
ddf19c
-        struct kvm_msr_entry *e = &cpu->kvm_msr_buf->entries[ret];
ddf19c
-        error_report("error: failed to set MSR 0x%" PRIx32 " to 0x%" PRIx64,
ddf19c
-                     (uint32_t)e->index, (uint64_t)e->data);
ddf19c
-    }
ddf19c
-
ddf19c
-    assert(ret == cpu->kvm_msr_buf->nmsrs);
ddf19c
-    return 0;
ddf19c
+    return kvm_buf_set_msrs(cpu);
ddf19c
 }
ddf19c
 
ddf19c
 
ddf19c
diff --git a/target/i386/kvm_i386.h b/target/i386/kvm_i386.h
ddf19c
index 06fe06b..d98c6f6 100644
ddf19c
--- a/target/i386/kvm_i386.h
ddf19c
+++ b/target/i386/kvm_i386.h
ddf19c
@@ -66,4 +66,5 @@ bool kvm_enable_x2apic(void);
ddf19c
 bool kvm_has_x2apic_api(void);
ddf19c
 
ddf19c
 bool kvm_hv_vpindex_settable(void);
ddf19c
+
ddf19c
 #endif
ddf19c
-- 
ddf19c
1.8.3.1
ddf19c