902636
From d8871ae2842531130c9b333e7c06a6a5d1561286 Mon Sep 17 00:00:00 2001
902636
From: Andrew Jones <drjones@redhat.com>
902636
Date: Fri, 24 Jan 2020 09:14:34 +0100
902636
Subject: [PATCH 001/116] target/arm/arch_dump: Add SVE notes
902636
902636
RH-Author: Andrew Jones <drjones@redhat.com>
902636
Message-id: <20200124091434.15021-2-drjones@redhat.com>
902636
Patchwork-id: 93443
902636
O-Subject: [RHEL-AV-8.2.0 qemu-kvm PATCH 1/1] target/arm/arch_dump: Add SVE notes
902636
Bugzilla: 1725084
902636
RH-Acked-by: Auger Eric <eric.auger@redhat.com>
902636
RH-Acked-by: Laszlo Ersek <lersek@redhat.com>
902636
RH-Acked-by: Gavin Shan <gshan@redhat.com>
902636
902636
Bugzilla: https://bugzilla.redhat.com/show_bug.cgi?id=1725084
902636
902636
Author: Andrew Jones <drjones@redhat.com>
902636
Date:   Thu, 23 Jan 2020 15:22:40 +0000
902636
902636
    target/arm/arch_dump: Add SVE notes
902636
902636
    When dumping a guest with dump-guest-memory also dump the SVE
902636
    registers if they are in use.
902636
902636
    Signed-off-by: Andrew Jones <drjones@redhat.com>
902636
    Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
902636
    Message-id: 20200120101832.18781-1-drjones@redhat.com
902636
    [PMM: fixed checkpatch nits]
902636
    Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
902636
902636
(cherry picked from commit 538baab245ca881e6a6ff720b5133f3ad1fcaafc)
902636
Signed-off-by: Miroslav Rezanina <mrezanin@redhat.com>
902636
---
902636
 include/elf.h          |   1 +
902636
 target/arm/arch_dump.c | 124 ++++++++++++++++++++++++++++++++++++++++++++++++-
902636
 target/arm/cpu.h       |  25 ++++++++++
902636
 target/arm/kvm64.c     |  24 ----------
902636
 4 files changed, 148 insertions(+), 26 deletions(-)
902636
902636
diff --git a/include/elf.h b/include/elf.h
902636
index 3501e0c..8fbfe60 100644
902636
--- a/include/elf.h
902636
+++ b/include/elf.h
902636
@@ -1650,6 +1650,7 @@ typedef struct elf64_shdr {
902636
 #define NT_ARM_HW_BREAK 0x402           /* ARM hardware breakpoint registers */
902636
 #define NT_ARM_HW_WATCH 0x403           /* ARM hardware watchpoint registers */
902636
 #define NT_ARM_SYSTEM_CALL      0x404   /* ARM system call number */
902636
+#define NT_ARM_SVE      0x405           /* ARM Scalable Vector Extension regs */
902636
 
902636
 /*
902636
  * Physical entry point into the kernel.
902636
diff --git a/target/arm/arch_dump.c b/target/arm/arch_dump.c
902636
index 26a2c09..2345dec 100644
902636
--- a/target/arm/arch_dump.c
902636
+++ b/target/arm/arch_dump.c
902636
@@ -62,12 +62,23 @@ struct aarch64_user_vfp_state {
902636
 
902636
 QEMU_BUILD_BUG_ON(sizeof(struct aarch64_user_vfp_state) != 528);
902636
 
902636
+/* struct user_sve_header from arch/arm64/include/uapi/asm/ptrace.h */
902636
+struct aarch64_user_sve_header {
902636
+    uint32_t size;
902636
+    uint32_t max_size;
902636
+    uint16_t vl;
902636
+    uint16_t max_vl;
902636
+    uint16_t flags;
902636
+    uint16_t reserved;
902636
+} QEMU_PACKED;
902636
+
902636
 struct aarch64_note {
902636
     Elf64_Nhdr hdr;
902636
     char name[8]; /* align_up(sizeof("CORE"), 4) */
902636
     union {
902636
         struct aarch64_elf_prstatus prstatus;
902636
         struct aarch64_user_vfp_state vfp;
902636
+        struct aarch64_user_sve_header sve;
902636
     };
902636
 } QEMU_PACKED;
902636
 
902636
@@ -76,6 +87,8 @@ struct aarch64_note {
902636
             (AARCH64_NOTE_HEADER_SIZE + sizeof(struct aarch64_elf_prstatus))
902636
 #define AARCH64_PRFPREG_NOTE_SIZE \
902636
             (AARCH64_NOTE_HEADER_SIZE + sizeof(struct aarch64_user_vfp_state))
902636
+#define AARCH64_SVE_NOTE_SIZE(env) \
902636
+            (AARCH64_NOTE_HEADER_SIZE + sve_size(env))
902636
 
902636
 static void aarch64_note_init(struct aarch64_note *note, DumpState *s,
902636
                               const char *name, Elf64_Word namesz,
902636
@@ -128,11 +141,102 @@ static int aarch64_write_elf64_prfpreg(WriteCoreDumpFunction f,
902636
     return 0;
902636
 }
902636
 
902636
+#ifdef TARGET_AARCH64
902636
+static off_t sve_zreg_offset(uint32_t vq, int n)
902636
+{
902636
+    off_t off = sizeof(struct aarch64_user_sve_header);
902636
+    return ROUND_UP(off, 16) + vq * 16 * n;
902636
+}
902636
+
902636
+static off_t sve_preg_offset(uint32_t vq, int n)
902636
+{
902636
+    return sve_zreg_offset(vq, 32) + vq * 16 / 8 * n;
902636
+}
902636
+
902636
+static off_t sve_fpsr_offset(uint32_t vq)
902636
+{
902636
+    off_t off = sve_preg_offset(vq, 17);
902636
+    return ROUND_UP(off, 16);
902636
+}
902636
+
902636
+static off_t sve_fpcr_offset(uint32_t vq)
902636
+{
902636
+    return sve_fpsr_offset(vq) + sizeof(uint32_t);
902636
+}
902636
+
902636
+static uint32_t sve_current_vq(CPUARMState *env)
902636
+{
902636
+    return sve_zcr_len_for_el(env, arm_current_el(env)) + 1;
902636
+}
902636
+
902636
+static size_t sve_size_vq(uint32_t vq)
902636
+{
902636
+    off_t off = sve_fpcr_offset(vq) + sizeof(uint32_t);
902636
+    return ROUND_UP(off, 16);
902636
+}
902636
+
902636
+static size_t sve_size(CPUARMState *env)
902636
+{
902636
+    return sve_size_vq(sve_current_vq(env));
902636
+}
902636
+
902636
+static int aarch64_write_elf64_sve(WriteCoreDumpFunction f,
902636
+                                   CPUARMState *env, int cpuid,
902636
+                                   DumpState *s)
902636
+{
902636
+    struct aarch64_note *note;
902636
+    ARMCPU *cpu = env_archcpu(env);
902636
+    uint32_t vq = sve_current_vq(env);
902636
+    uint64_t tmp[ARM_MAX_VQ * 2], *r;
902636
+    uint32_t fpr;
902636
+    uint8_t *buf;
902636
+    int ret, i;
902636
+
902636
+    note = g_malloc0(AARCH64_SVE_NOTE_SIZE(env));
902636
+    buf = (uint8_t *)&note->sve;
902636
+
902636
+    aarch64_note_init(note, s, "LINUX", 6, NT_ARM_SVE, sve_size_vq(vq));
902636
+
902636
+    note->sve.size = cpu_to_dump32(s, sve_size_vq(vq));
902636
+    note->sve.max_size = cpu_to_dump32(s, sve_size_vq(cpu->sve_max_vq));
902636
+    note->sve.vl = cpu_to_dump16(s, vq * 16);
902636
+    note->sve.max_vl = cpu_to_dump16(s, cpu->sve_max_vq * 16);
902636
+    note->sve.flags = cpu_to_dump16(s, 1);
902636
+
902636
+    for (i = 0; i < 32; ++i) {
902636
+        r = sve_bswap64(tmp, &env->vfp.zregs[i].d[0], vq * 2);
902636
+        memcpy(&buf[sve_zreg_offset(vq, i)], r, vq * 16);
902636
+    }
902636
+
902636
+    for (i = 0; i < 17; ++i) {
902636
+        r = sve_bswap64(tmp, r = &env->vfp.pregs[i].p[0],
902636
+                        DIV_ROUND_UP(vq * 2, 8));
902636
+        memcpy(&buf[sve_preg_offset(vq, i)], r, vq * 16 / 8);
902636
+    }
902636
+
902636
+    fpr = cpu_to_dump32(s, vfp_get_fpsr(env));
902636
+    memcpy(&buf[sve_fpsr_offset(vq)], &fpr, sizeof(uint32_t));
902636
+
902636
+    fpr = cpu_to_dump32(s, vfp_get_fpcr(env));
902636
+    memcpy(&buf[sve_fpcr_offset(vq)], &fpr, sizeof(uint32_t));
902636
+
902636
+    ret = f(note, AARCH64_SVE_NOTE_SIZE(env), s);
902636
+    g_free(note);
902636
+
902636
+    if (ret < 0) {
902636
+        return -1;
902636
+    }
902636
+
902636
+    return 0;
902636
+}
902636
+#endif
902636
+
902636
 int arm_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
902636
                              int cpuid, void *opaque)
902636
 {
902636
     struct aarch64_note note;
902636
-    CPUARMState *env = &ARM_CPU(cs)->env;
902636
+    ARMCPU *cpu = ARM_CPU(cs);
902636
+    CPUARMState *env = &cpu->env;
902636
     DumpState *s = opaque;
902636
     uint64_t pstate, sp;
902636
     int ret, i;
902636
@@ -163,7 +267,18 @@ int arm_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
902636
         return -1;
902636
     }
902636
 
902636
-    return aarch64_write_elf64_prfpreg(f, env, cpuid, s);
902636
+    ret = aarch64_write_elf64_prfpreg(f, env, cpuid, s);
902636
+    if (ret) {
902636
+        return ret;
902636
+    }
902636
+
902636
+#ifdef TARGET_AARCH64
902636
+    if (cpu_isar_feature(aa64_sve, cpu)) {
902636
+        ret = aarch64_write_elf64_sve(f, env, cpuid, s);
902636
+    }
902636
+#endif
902636
+
902636
+    return ret;
902636
 }
902636
 
902636
 /* struct pt_regs from arch/arm/include/asm/ptrace.h */
902636
@@ -335,6 +450,11 @@ ssize_t cpu_get_note_size(int class, int machine, int nr_cpus)
902636
     if (class == ELFCLASS64) {
902636
         note_size = AARCH64_PRSTATUS_NOTE_SIZE;
902636
         note_size += AARCH64_PRFPREG_NOTE_SIZE;
902636
+#ifdef TARGET_AARCH64
902636
+        if (cpu_isar_feature(aa64_sve, cpu)) {
902636
+            note_size += AARCH64_SVE_NOTE_SIZE(env);
902636
+        }
902636
+#endif
902636
     } else {
902636
         note_size = ARM_PRSTATUS_NOTE_SIZE;
902636
         if (arm_feature(env, ARM_FEATURE_VFP)) {
902636
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
902636
index 83a809d..82dd3cc 100644
902636
--- a/target/arm/cpu.h
902636
+++ b/target/arm/cpu.h
902636
@@ -975,6 +975,31 @@ void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq);
902636
 void aarch64_sve_change_el(CPUARMState *env, int old_el,
902636
                            int new_el, bool el0_a64);
902636
 void aarch64_add_sve_properties(Object *obj);
902636
+
902636
+/*
902636
+ * SVE registers are encoded in KVM's memory in an endianness-invariant format.
902636
+ * The byte at offset i from the start of the in-memory representation contains
902636
+ * the bits [(7 + 8 * i) : (8 * i)] of the register value. As this means the
902636
+ * lowest offsets are stored in the lowest memory addresses, then that nearly
902636
+ * matches QEMU's representation, which is to use an array of host-endian
902636
+ * uint64_t's, where the lower offsets are at the lower indices. To complete
902636
+ * the translation we just need to byte swap the uint64_t's on big-endian hosts.
902636
+ */
902636
+static inline uint64_t *sve_bswap64(uint64_t *dst, uint64_t *src, int nr)
902636
+{
902636
+#ifdef HOST_WORDS_BIGENDIAN
902636
+    int i;
902636
+
902636
+    for (i = 0; i < nr; ++i) {
902636
+        dst[i] = bswap64(src[i]);
902636
+    }
902636
+
902636
+    return dst;
902636
+#else
902636
+    return src;
902636
+#endif
902636
+}
902636
+
902636
 #else
902636
 static inline void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq) { }
902636
 static inline void aarch64_sve_change_el(CPUARMState *env, int o,
902636
diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c
902636
index 876184b..e2da756 100644
902636
--- a/target/arm/kvm64.c
902636
+++ b/target/arm/kvm64.c
902636
@@ -877,30 +877,6 @@ static int kvm_arch_put_fpsimd(CPUState *cs)
902636
 }
902636
 
902636
 /*
902636
- * SVE registers are encoded in KVM's memory in an endianness-invariant format.
902636
- * The byte at offset i from the start of the in-memory representation contains
902636
- * the bits [(7 + 8 * i) : (8 * i)] of the register value. As this means the
902636
- * lowest offsets are stored in the lowest memory addresses, then that nearly
902636
- * matches QEMU's representation, which is to use an array of host-endian
902636
- * uint64_t's, where the lower offsets are at the lower indices. To complete
902636
- * the translation we just need to byte swap the uint64_t's on big-endian hosts.
902636
- */
902636
-static uint64_t *sve_bswap64(uint64_t *dst, uint64_t *src, int nr)
902636
-{
902636
-#ifdef HOST_WORDS_BIGENDIAN
902636
-    int i;
902636
-
902636
-    for (i = 0; i < nr; ++i) {
902636
-        dst[i] = bswap64(src[i]);
902636
-    }
902636
-
902636
-    return dst;
902636
-#else
902636
-    return src;
902636
-#endif
902636
-}
902636
-
902636
-/*
902636
  * KVM SVE registers come in slices where ZREGs have a slice size of 2048 bits
902636
  * and PREGS and the FFR have a slice size of 256 bits. However we simply hard
902636
  * code the slice index to zero for now as it's unlikely we'll need more than
902636
-- 
902636
1.8.3.1
902636