9ae3a8
From 2ef29c217183a2e16bbc8d209d94a2bb5a009204 Mon Sep 17 00:00:00 2001
9ae3a8
From: "plai@redhat.com" <plai@redhat.com>
9ae3a8
Date: Mon, 23 Sep 2019 20:40:20 +0200
9ae3a8
Subject: [PATCH 04/12] i386: Add new MSR indices for IA32_PRED_CMD and
9ae3a8
 IA32_ARCH_CAPABILITIES
9ae3a8
9ae3a8
RH-Author: plai@redhat.com
9ae3a8
Message-id: <1569271227-28026-4-git-send-email-plai@redhat.com>
9ae3a8
Patchwork-id: 90862
9ae3a8
O-Subject: [RHEL7.8 qemu-kvm PATCH v6 03/10] i386: Add new MSR indices for IA32_PRED_CMD and IA32_ARCH_CAPABILITIES
9ae3a8
Bugzilla: 1709971
9ae3a8
RH-Acked-by: Eduardo Habkost <ehabkost@redhat.com>
9ae3a8
RH-Acked-by: Bandan Das <bsd@redhat.com>
9ae3a8
RH-Acked-by: Miroslav Rezanina <mrezanin@redhat.com>
9ae3a8
9ae3a8
From: Robert Hoo <robert.hu@linux.intel.com>
9ae3a8
9ae3a8
IA32_PRED_CMD MSR gives software a way to issue commands that affect the state
9ae3a8
of indirect branch predictors. Enumerated by CPUID.(EAX=7H,ECX=0):EDX[26].
9ae3a8
IA32_ARCH_CAPABILITIES MSR enumerates architectural features of RDCL_NO and
9ae3a8
IBRS_ALL. Enumerated by CPUID.(EAX=07H, ECX=0):EDX[29].
9ae3a8
9ae3a8
https://software.intel.com/sites/default/files/managed/c5/63/336996-Speculative-Execution-Side-Channel-Mitigations.pdf
9ae3a8
9ae3a8
Signed-off-by: Robert Hoo <robert.hu@linux.intel.com>
9ae3a8
Message-Id: <1530781798-183214-2-git-send-email-robert.hu@linux.intel.com>
9ae3a8
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
9ae3a8
(cherry picked from commit 8c80c99fcceabd0708a5a83f08577e778c9419f5)
9ae3a8
Signed-off-by: Paul Lai <plai@redhat.com>
9ae3a8
Signed-off-by: Miroslav Rezanina <mrezanin@redhat.com>
9ae3a8
---
9ae3a8
 target-i386/cpu.h | 2 ++
9ae3a8
 1 file changed, 2 insertions(+)
9ae3a8
9ae3a8
diff --git a/target-i386/cpu.h b/target-i386/cpu.h
9ae3a8
index cbbc34f..0ce479a 100644
9ae3a8
--- a/target-i386/cpu.h
9ae3a8
+++ b/target-i386/cpu.h
9ae3a8
@@ -306,6 +306,8 @@
9ae3a8
 #define MSR_TSC_ADJUST                  0x0000003b
9ae3a8
 #define MSR_IA32_SPEC_CTRL              0x48
9ae3a8
 #define MSR_VIRT_SSBD                   0xc001011f
9ae3a8
+#define MSR_IA32_PRED_CMD               0x49
9ae3a8
+#define MSR_IA32_ARCH_CAPABILITIES      0x10a
9ae3a8
 #define MSR_IA32_TSCDEADLINE            0x6e0
9ae3a8
 
9ae3a8
 #define MSR_P6_PERFCTR0                 0xc1
9ae3a8
-- 
9ae3a8
1.8.3.1
9ae3a8