Blame SOURCES/kvm-i386-Add-new-MSR-indices-for-IA32_PRED_CMD-and-IA32_.patch

ae23c9
From a0a63864906cd578c7bc73ea5318282fb393c147 Mon Sep 17 00:00:00 2001
ae23c9
From: "plai@redhat.com" <plai@redhat.com>
ae23c9
Date: Wed, 3 Apr 2019 15:54:25 +0100
ae23c9
Subject: [PATCH 01/10] i386: Add new MSR indices for IA32_PRED_CMD and
ae23c9
 IA32_ARCH_CAPABILITIES
ae23c9
ae23c9
RH-Author: plai@redhat.com
ae23c9
Message-id: <1554306874-28796-2-git-send-email-plai@redhat.com>
ae23c9
Patchwork-id: 85379
ae23c9
O-Subject: [RHEL8.1 qemu-kvm PATCH resend 01/10] i386: Add new MSR indices for IA32_PRED_CMD and IA32_ARCH_CAPABILITIES
ae23c9
Bugzilla: 1561761
ae23c9
RH-Acked-by: Eduardo Habkost <ehabkost@redhat.com>
ae23c9
RH-Acked-by: Igor Mammedov <imammedo@redhat.com>
ae23c9
RH-Acked-by: Michael S. Tsirkin <mst@redhat.com>
ae23c9
ae23c9
From: Robert Hoo <robert.hu@linux.intel.com>
ae23c9
ae23c9
IA32_PRED_CMD MSR gives software a way to issue commands that affect the state
ae23c9
of indirect branch predictors. Enumerated by CPUID.(EAX=7H,ECX=0):EDX[26].
ae23c9
IA32_ARCH_CAPABILITIES MSR enumerates architectural features of RDCL_NO and
ae23c9
IBRS_ALL. Enumerated by CPUID.(EAX=07H, ECX=0):EDX[29].
ae23c9
ae23c9
https://software.intel.com/sites/default/files/managed/c5/63/336996-Speculative-Execution-Side-Channel-Mitigations.pdf
ae23c9
ae23c9
Signed-off-by: Robert Hoo <robert.hu@linux.intel.com>
ae23c9
Message-Id: <1530781798-183214-2-git-send-email-robert.hu@linux.intel.com>
ae23c9
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
ae23c9
(cherry picked from commit 8c80c99fcceabd0708a5a83f08577e778c9419f5)
ae23c9
Signed-off-by: Paul Lai <plai@redhat.com>
ae23c9
Signed-off-by: Danilo C. L. de Paula <ddepaula@redhat.com>
ae23c9
---
ae23c9
 target/i386/cpu.h | 2 ++
ae23c9
 1 file changed, 2 insertions(+)
ae23c9
ae23c9
diff --git a/target/i386/cpu.h b/target/i386/cpu.h
ae23c9
index fb6caf4..1dc565c 100644
ae23c9
--- a/target/i386/cpu.h
ae23c9
+++ b/target/i386/cpu.h
ae23c9
@@ -352,6 +352,8 @@ typedef enum X86Seg {
ae23c9
 #define MSR_TSC_ADJUST                  0x0000003b
ae23c9
 #define MSR_IA32_SPEC_CTRL              0x48
ae23c9
 #define MSR_VIRT_SSBD                   0xc001011f
ae23c9
+#define MSR_IA32_PRED_CMD               0x49
ae23c9
+#define MSR_IA32_ARCH_CAPABILITIES      0x10a
ae23c9
 #define MSR_IA32_TSCDEADLINE            0x6e0
ae23c9
 
ae23c9
 #define FEATURE_CONTROL_LOCKED                    (1<<0)
ae23c9
-- 
ae23c9
1.8.3.1
ae23c9