Blame SOURCES/kvm-i386-Define-the-Virt-SSBD-MSR-and-handling-of-it-CVE.patch

1bdc94
From 72fa5081eba5db48161c5edfdc75b5246a5cf455 Mon Sep 17 00:00:00 2001
1bdc94
From: Eduardo Habkost <ehabkost@redhat.com>
1bdc94
Date: Wed, 13 Jun 2018 18:08:11 +0200
1bdc94
Subject: [PATCH 04/57] i386: Define the Virt SSBD MSR and handling of it
1bdc94
 (CVE-2018-3639)
1bdc94
MIME-Version: 1.0
1bdc94
Content-Type: text/plain; charset=UTF-8
1bdc94
Content-Transfer-Encoding: 8bit
1bdc94
1bdc94
RH-Author: Eduardo Habkost <ehabkost@redhat.com>
1bdc94
Message-id: <20180613180812.28169-2-ehabkost@redhat.com>
1bdc94
Patchwork-id: 80677
1bdc94
O-Subject: [RHEL-7.6 qemu-kvm-rhev PATCH 1/2] i386: Define the Virt SSBD MSR and handling of it (CVE-2018-3639)
1bdc94
Bugzilla: 1574216
1bdc94
RH-Acked-by: Igor Mammedov <imammedo@redhat.com>
1bdc94
RH-Acked-by: Miroslav Rezanina <mrezanin@redhat.com>
1bdc94
RH-Acked-by: Laurent Vivier <lvivier@redhat.com>
1bdc94
1bdc94
From: Konrad Rzeszutek Wilk <konrad.wilk@oracle.com>
1bdc94
1bdc94
"Some AMD processors only support a non-architectural means of enabling
1bdc94
speculative store bypass disable (SSBD).  To allow a simplified view of
1bdc94
this to a guest, an architectural definition has been created through a new
1bdc94
CPUID bit, 0x80000008_EBX[25], and a new MSR, 0xc001011f.  With this, a
1bdc94
hypervisor can virtualize the existence of this definition and provide an
1bdc94
architectural method for using SSBD to a guest.
1bdc94
1bdc94
Add the new CPUID feature, the new MSR and update the existing SSBD
1bdc94
support to use this MSR when present." (from x86/speculation: Add virtualized
1bdc94
speculative store bypass disable support in Linux).
1bdc94
1bdc94
Backport conflicts:
1bdc94
  * target-i386/machine.c: trivial conflict with vmstate_xsave section
1bdc94
1bdc94
Signed-off-by: Konrad Rzeszutek Wilk <konrad.wilk@oracle.com>
1bdc94
Reviewed-by: Daniel P. Berrangé <berrange@redhat.com>
1bdc94
Signed-off-by: Daniel P. Berrangé <berrange@redhat.com>
1bdc94
Message-Id: <20180521215424.13520-4-berrange@redhat.com>
1bdc94
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
1bdc94
(cherry picked from commit cfeea0c021db6234c154dbc723730e81553924ff)
1bdc94
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
1bdc94
Signed-off-by: Miroslav Rezanina <mrezanin@redhat.com>
1bdc94
---
1bdc94
 target/i386/cpu.h     |  2 ++
1bdc94
 target/i386/kvm.c     | 16 ++++++++++++++--
1bdc94
 target/i386/machine.c | 20 ++++++++++++++++++++
1bdc94
 3 files changed, 36 insertions(+), 2 deletions(-)
1bdc94
1bdc94
diff --git a/target/i386/cpu.h b/target/i386/cpu.h
1bdc94
index 0c7a3d6..9aebe64 100644
1bdc94
--- a/target/i386/cpu.h
1bdc94
+++ b/target/i386/cpu.h
1bdc94
@@ -351,6 +351,7 @@ typedef enum X86Seg {
1bdc94
 #define MSR_IA32_FEATURE_CONTROL        0x0000003a
1bdc94
 #define MSR_TSC_ADJUST                  0x0000003b
1bdc94
 #define MSR_IA32_SPEC_CTRL              0x48
1bdc94
+#define MSR_VIRT_SSBD                   0xc001011f
1bdc94
 #define MSR_IA32_TSCDEADLINE            0x6e0
1bdc94
 
1bdc94
 #define FEATURE_CONTROL_LOCKED                    (1<<0)
1bdc94
@@ -1150,6 +1151,7 @@ typedef struct CPUX86State {
1bdc94
     uint32_t pkru;
1bdc94
 
1bdc94
     uint64_t spec_ctrl;
1bdc94
+    uint64_t virt_ssbd;
1bdc94
 
1bdc94
     /* End of state preserved by INIT (dummy marker).  */
1bdc94
     struct {} end_init_save;
1bdc94
diff --git a/target/i386/kvm.c b/target/i386/kvm.c
1bdc94
index 6c49954..19e6aa3 100644
1bdc94
--- a/target/i386/kvm.c
1bdc94
+++ b/target/i386/kvm.c
1bdc94
@@ -92,6 +92,7 @@ static bool has_msr_hv_stimer;
1bdc94
 static bool has_msr_hv_frequencies;
1bdc94
 static bool has_msr_xss;
1bdc94
 static bool has_msr_spec_ctrl;
1bdc94
+static bool has_msr_virt_ssbd;
1bdc94
 static bool has_msr_smi_count;
1bdc94
 
1bdc94
 static uint32_t has_architectural_pmu_version;
1bdc94
@@ -1218,6 +1219,9 @@ static int kvm_get_supported_msrs(KVMState *s)
1bdc94
                 case MSR_IA32_SPEC_CTRL:
1bdc94
                     has_msr_spec_ctrl = true;
1bdc94
                     break;
1bdc94
+                case MSR_VIRT_SSBD:
1bdc94
+                    has_msr_virt_ssbd = true;
1bdc94
+                    break;
1bdc94
                 }
1bdc94
             }
1bdc94
         }
1bdc94
@@ -1706,6 +1710,10 @@ static int kvm_put_msrs(X86CPU *cpu, int level)
1bdc94
     if (has_msr_spec_ctrl) {
1bdc94
         kvm_msr_entry_add(cpu, MSR_IA32_SPEC_CTRL, env->spec_ctrl);
1bdc94
     }
1bdc94
+    if (has_msr_virt_ssbd) {
1bdc94
+        kvm_msr_entry_add(cpu, MSR_VIRT_SSBD, env->virt_ssbd);
1bdc94
+    }
1bdc94
+
1bdc94
 #ifdef TARGET_X86_64
1bdc94
     if (lm_capable_kernel) {
1bdc94
         kvm_msr_entry_add(cpu, MSR_CSTAR, env->cstar);
1bdc94
@@ -2077,8 +2085,9 @@ static int kvm_get_msrs(X86CPU *cpu)
1bdc94
     if (has_msr_spec_ctrl) {
1bdc94
         kvm_msr_entry_add(cpu, MSR_IA32_SPEC_CTRL, 0);
1bdc94
     }
1bdc94
-
1bdc94
-
1bdc94
+    if (has_msr_virt_ssbd) {
1bdc94
+        kvm_msr_entry_add(cpu, MSR_VIRT_SSBD, 0);
1bdc94
+    }
1bdc94
     if (!env->tsc_valid) {
1bdc94
         kvm_msr_entry_add(cpu, MSR_IA32_TSC, 0);
1bdc94
         env->tsc_valid = !runstate_is_running();
1bdc94
@@ -2444,6 +2453,9 @@ static int kvm_get_msrs(X86CPU *cpu)
1bdc94
         case MSR_IA32_SPEC_CTRL:
1bdc94
             env->spec_ctrl = msrs[i].data;
1bdc94
             break;
1bdc94
+        case MSR_VIRT_SSBD:
1bdc94
+            env->virt_ssbd = msrs[i].data;
1bdc94
+            break;
1bdc94
         case MSR_IA32_RTIT_CTL:
1bdc94
             env->msr_rtit_ctrl = msrs[i].data;
1bdc94
             break;
1bdc94
diff --git a/target/i386/machine.c b/target/i386/machine.c
1bdc94
index f86abe7..9e7256a 100644
1bdc94
--- a/target/i386/machine.c
1bdc94
+++ b/target/i386/machine.c
1bdc94
@@ -916,6 +916,25 @@ static const VMStateDescription vmstate_xsave ={
1bdc94
     }
1bdc94
 };
1bdc94
 
1bdc94
+static bool virt_ssbd_needed(void *opaque)
1bdc94
+{
1bdc94
+    X86CPU *cpu = opaque;
1bdc94
+    CPUX86State *env = &cpu->env;
1bdc94
+
1bdc94
+    return env->virt_ssbd != 0;
1bdc94
+}
1bdc94
+
1bdc94
+static const VMStateDescription vmstate_msr_virt_ssbd = {
1bdc94
+    .name = "cpu/virt_ssbd",
1bdc94
+    .version_id = 1,
1bdc94
+    .minimum_version_id = 1,
1bdc94
+    .needed = virt_ssbd_needed,
1bdc94
+    .fields = (VMStateField[]){
1bdc94
+        VMSTATE_UINT64(env.virt_ssbd, X86CPU),
1bdc94
+        VMSTATE_END_OF_LIST()
1bdc94
+    }
1bdc94
+};
1bdc94
+
1bdc94
 VMStateDescription vmstate_x86_cpu = {
1bdc94
     .name = "cpu",
1bdc94
     .version_id = 12,
1bdc94
@@ -1039,6 +1058,7 @@ VMStateDescription vmstate_x86_cpu = {
1bdc94
         &vmstate_mcg_ext_ctl,
1bdc94
         &vmstate_msr_intel_pt,
1bdc94
         &vmstate_xsave,
1bdc94
+        &vmstate_msr_virt_ssbd,
1bdc94
         NULL
1bdc94
     }
1bdc94
 };
1bdc94
-- 
1bdc94
1.8.3.1
1bdc94