Blame SOURCES/kvm-i386-Add-new-MSR-indices-for-IA32_PRED_CMD-and-IA32_.patch

8b1478
From 1261bc0eac292f500640c7ca96e381a044650717 Mon Sep 17 00:00:00 2001
8b1478
From: "plai@redhat.com" <plai@redhat.com>
8b1478
Date: Tue, 4 Jun 2019 21:47:20 +0200
8b1478
Subject: [PATCH 01/23] i386: Add new MSR indices for IA32_PRED_CMD and
8b1478
 IA32_ARCH_CAPABILITIES
8b1478
8b1478
RH-Author: plai@redhat.com
8b1478
Message-id: <1559684847-10889-2-git-send-email-plai@redhat.com>
8b1478
Patchwork-id: 88528
8b1478
O-Subject: [RHEL7.7 qemu-kvm-rhev PATCH v4 1/8] i386: Add new MSR indices for IA32_PRED_CMD and IA32_ARCH_CAPABILITIES
8b1478
Bugzilla: 1709972
8b1478
RH-Acked-by: Eduardo Habkost <ehabkost@redhat.com>
8b1478
RH-Acked-by: Paolo Bonzini <pbonzini@redhat.com>
8b1478
RH-Acked-by: Miroslav Rezanina <mrezanin@redhat.com>
8b1478
8b1478
From: Robert Hoo <robert.hu@linux.intel.com>
8b1478
8b1478
IA32_PRED_CMD MSR gives software a way to issue commands that affect the state
8b1478
of indirect branch predictors. Enumerated by CPUID.(EAX=7H,ECX=0):EDX[26].
8b1478
IA32_ARCH_CAPABILITIES MSR enumerates architectural features of RDCL_NO and
8b1478
IBRS_ALL. Enumerated by CPUID.(EAX=07H, ECX=0):EDX[29].
8b1478
8b1478
https://software.intel.com/sites/default/files/managed/c5/63/336996-Speculative-Execution-Side-Channel-Mitigations.pdf
8b1478
8b1478
Signed-off-by: Robert Hoo <robert.hu@linux.intel.com>
8b1478
Message-Id: <1530781798-183214-2-git-send-email-robert.hu@linux.intel.com>
8b1478
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
8b1478
(cherry picked from commit 8c80c99fcceabd0708a5a83f08577e778c9419f5)
8b1478
Signed-off-by: Paul Lai <plai@redhat.com>
8b1478
Signed-off-by: Miroslav Rezanina <mrezanin@redhat.com>
8b1478
---
8b1478
 target/i386/cpu.h | 2 ++
8b1478
 1 file changed, 2 insertions(+)
8b1478
8b1478
diff --git a/target/i386/cpu.h b/target/i386/cpu.h
8b1478
index ea8c355..aabb6c8 100644
8b1478
--- a/target/i386/cpu.h
8b1478
+++ b/target/i386/cpu.h
8b1478
@@ -352,6 +352,8 @@ typedef enum X86Seg {
8b1478
 #define MSR_TSC_ADJUST                  0x0000003b
8b1478
 #define MSR_IA32_SPEC_CTRL              0x48
8b1478
 #define MSR_VIRT_SSBD                   0xc001011f
8b1478
+#define MSR_IA32_PRED_CMD               0x49
8b1478
+#define MSR_IA32_ARCH_CAPABILITIES      0x10a
8b1478
 #define MSR_IA32_TSCDEADLINE            0x6e0
8b1478
 
8b1478
 #define FEATURE_CONTROL_LOCKED                    (1<<0)
8b1478
-- 
8b1478
1.8.3.1
8b1478