dfa500
commit 3db85a9814784a74536a1f0e7b7ddbfef7dc84bb
dfa500
Author: Paul A. Clarke <pc@us.ibm.com>
dfa500
Date:   Thu Jun 20 11:57:18 2019 -0500
dfa500
dfa500
    powerpc: Use faster means to access FPSCR when possible in some cases
dfa500
    
dfa500
    Using 'mffs' instruction to read the Floating Point Status Control Register
dfa500
    (FPSCR) can force a processor flush in some cases, with undesirable
dfa500
    performance impact.  If the values of the bits in the FPSCR which force the
dfa500
    flush are not needed, an instruction that is new to POWER9 (ISA version 3.0),
dfa500
    'mffsl' can be used instead.
dfa500
    
dfa500
    Cases included:  get_rounding_mode, fegetround, fegetmode, fegetexcept.
dfa500
    
dfa500
            * sysdeps/powerpc/bits/fenvinline.h (__fegetround): Use
dfa500
            __fegetround_ISA300() or __fegetround_ISA2() as appropriate.
dfa500
            (__fegetround_ISA300) New.
dfa500
            (__fegetround_ISA2) New.
dfa500
            * sysdeps/powerpc/fpu_control.h (IS_ISA300): New.
dfa500
            (_FPU_MFFS): Move implementation...
dfa500
            (_FPU_GETCW): Here.
dfa500
            (_FPU_MFFSL): Move implementation....
dfa500
            (_FPU_GET_RC_ISA300): Here. New.
dfa500
            (_FPU_GET_RC): Use _FPU_GET_RC_ISA300() or _FPU_GETCW() as appropriate.
dfa500
            * sysdeps/powerpc/fpu/fenv_libc.h (fegetenv_status_ISA300): New.
dfa500
            (fegetenv_status): New.
dfa500
            * sysdeps/powerpc/fpu/fegetmode.c (fegetmode): Use fegetenv_status()
dfa500
            instead of fegetenv_register().
dfa500
            * sysdeps/powerpc/fpu/fegetexcept.c (__fegetexcept): Likewise.
dfa500
    
dfa500
    Reviewed-by: Tulio Magno Quites Machado Filho <tuliom@linux.ibm.com>
dfa500
dfa500
diff --git a/sysdeps/powerpc/bits/fenvinline.h b/sysdeps/powerpc/bits/fenvinline.h
dfa500
index 41316386ba75e903..caec8ead6e17219d 100644
dfa500
--- a/sysdeps/powerpc/bits/fenvinline.h
dfa500
+++ b/sysdeps/powerpc/bits/fenvinline.h
dfa500
@@ -18,13 +18,36 @@
dfa500
 
dfa500
 #if defined __GNUC__ && !defined _SOFT_FLOAT && !defined __NO_FPRS__
dfa500
 
dfa500
-/* Inline definition for fegetround.  */
dfa500
-# define __fegetround() \
dfa500
-  (__extension__  ({ int __fegetround_result;				      \
dfa500
-		     __asm__ __volatile__				      \
dfa500
-		       ("mcrfs 7,7 ; mfcr %0"				      \
dfa500
-			: "=r"(__fegetround_result) : : "cr7");		      \
dfa500
-		     __fegetround_result & 3; }))
dfa500
+/* Inline definitions for fegetround.  */
dfa500
+# define __fegetround_ISA300()						\
dfa500
+  (__extension__  ({							\
dfa500
+    union { double __d; unsigned long long __ll; } __u;			\
dfa500
+    __asm__ __volatile__ (						\
dfa500
+      ".machine push; .machine \"power9\"; mffsl %0; .machine pop"	\
dfa500
+      : "=f" (__u.__d));						\
dfa500
+    __u.__ll & 0x0000000000000003LL;					\
dfa500
+  }))
dfa500
+
dfa500
+# define __fegetround_ISA2()						\
dfa500
+  (__extension__  ({							\
dfa500
+     int __fegetround_result;						\
dfa500
+     __asm__ __volatile__ ("mcrfs 7,7 ; mfcr %0"			\
dfa500
+			   : "=r"(__fegetround_result) : : "cr7");	\
dfa500
+     __fegetround_result & 3;						\
dfa500
+  }))
dfa500
+
dfa500
+# ifdef _ARCH_PWR9
dfa500
+#  define __fegetround() __fegetround_ISA300()
dfa500
+# elif defined __BUILTIN_CPU_SUPPORTS__
dfa500
+#  define __fegetround()						\
dfa500
+  (__glibc_likely (__builtin_cpu_supports ("arch_3_00"))		\
dfa500
+   ? __fegetround_ISA300()						\
dfa500
+   : __fegetround_ISA2()						\
dfa500
+  )
dfa500
+# else
dfa500
+#  define __fegetround() __fegetround_ISA2()
dfa500
+# endif
dfa500
+
dfa500
 # define fegetround() __fegetround ()
dfa500
 
dfa500
 # ifndef __NO_MATH_INLINES
dfa500
diff --git a/sysdeps/powerpc/fpu/fegetexcept.c b/sysdeps/powerpc/fpu/fegetexcept.c
dfa500
index a053a32bfe11c0d4..9d77adea59939ece 100644
dfa500
--- a/sysdeps/powerpc/fpu/fegetexcept.c
dfa500
+++ b/sysdeps/powerpc/fpu/fegetexcept.c
dfa500
@@ -25,7 +25,7 @@ __fegetexcept (void)
dfa500
   fenv_union_t fe;
dfa500
   int result = 0;
dfa500
 
dfa500
-  fe.fenv = fegetenv_register ();
dfa500
+  fe.fenv = fegetenv_status ();
dfa500
 
dfa500
   if (fe.l & (1 << (31 - FPSCR_XE)))
dfa500
       result |= FE_INEXACT;
dfa500
diff --git a/sysdeps/powerpc/fpu/fegetmode.c b/sysdeps/powerpc/fpu/fegetmode.c
dfa500
index b83dc9f625d2248a..75493e5f24c8b05b 100644
dfa500
--- a/sysdeps/powerpc/fpu/fegetmode.c
dfa500
+++ b/sysdeps/powerpc/fpu/fegetmode.c
dfa500
@@ -21,6 +21,6 @@
dfa500
 int
dfa500
 fegetmode (femode_t *modep)
dfa500
 {
dfa500
-  *modep = fegetenv_register ();
dfa500
+  *modep = fegetenv_status ();
dfa500
   return 0;
dfa500
 }
dfa500
diff --git a/sysdeps/powerpc/fpu/fenv_libc.h b/sysdeps/powerpc/fpu/fenv_libc.h
dfa500
index d6945903b525748e..cc00df033da47c1a 100644
dfa500
--- a/sysdeps/powerpc/fpu/fenv_libc.h
dfa500
+++ b/sysdeps/powerpc/fpu/fenv_libc.h
dfa500
@@ -35,6 +35,27 @@ extern const fenv_t *__fe_mask_env (void) attribute_hidden;
dfa500
 #define fegetenv_register() \
dfa500
         ({ fenv_t env; asm volatile ("mffs %0" : "=f" (env)); env; })
dfa500
 
dfa500
+/* Equivalent to fegetenv_register, but only returns bits for
dfa500
+   status, exception enables, and mode.  */
dfa500
+
dfa500
+#define fegetenv_status_ISA300()					\
dfa500
+  ({register double __fr;						\
dfa500
+    __asm__ __volatile__ (						\
dfa500
+      ".machine push; .machine \"power9\"; mffsl %0; .machine pop"	\
dfa500
+      : "=f" (__fr));							\
dfa500
+    __fr;								\
dfa500
+  })
dfa500
+
dfa500
+#ifdef _ARCH_PWR9
dfa500
+# define fegetenv_status() fegetenv_status_ISA300()
dfa500
+#else
dfa500
+# define fegetenv_status()						\
dfa500
+  (__glibc_likely (__builtin_cpu_supports ("arch_3_00"))		\
dfa500
+   ? fegetenv_status_ISA300()						\
dfa500
+   : fegetenv_register()						\
dfa500
+  )
dfa500
+#endif
dfa500
+
dfa500
 /* Equivalent to fesetenv, but takes a fenv_t instead of a pointer.  */
dfa500
 #define fesetenv_register(env) \
dfa500
 	do { \
dfa500
diff --git a/sysdeps/powerpc/fpu_control.h b/sysdeps/powerpc/fpu_control.h
dfa500
index 90063d77bbbf794f..e0ee622e246c0d61 100644
dfa500
--- a/sysdeps/powerpc/fpu_control.h
dfa500
+++ b/sysdeps/powerpc/fpu_control.h
dfa500
@@ -96,35 +96,37 @@ extern fpu_control_t __fpu_control;
dfa500
 typedef unsigned int fpu_control_t;
dfa500
 
dfa500
 /* Macros for accessing the hardware control word.  */
dfa500
-# define __FPU_MFFS()						\
dfa500
-  ({register double __fr;					\
dfa500
-    __asm__ __volatile__("mffs %0" : "=f" (__fr));		\
dfa500
-    __fr;							\
dfa500
-  })
dfa500
-
dfa500
 # define _FPU_GETCW(cw)						\
dfa500
   ({union { double __d; unsigned long long __ll; } __u;		\
dfa500
-    __u.__d = __FPU_MFFS();					\
dfa500
+    __asm__ __volatile__("mffs %0" : "=f" (__u.__d));		\
dfa500
     (cw) = (fpu_control_t) __u.__ll;				\
dfa500
     (fpu_control_t) __u.__ll;					\
dfa500
   })
dfa500
 
dfa500
-#ifdef _ARCH_PWR9
dfa500
-# define __FPU_MFFSL()						\
dfa500
-  ({register double __fr;					\
dfa500
-    __asm__ __volatile__("mffsl %0" : "=f" (__fr));		\
dfa500
-    __fr;							\
dfa500
+# define _FPU_GET_RC_ISA300()						\
dfa500
+  ({union { double __d; unsigned long long __ll; } __u;			\
dfa500
+    __asm__ __volatile__(						\
dfa500
+      ".machine push; .machine \"power9\"; mffsl %0; .machine pop" 	\
dfa500
+      : "=f" (__u.__d));						\
dfa500
+    (fpu_control_t) (__u.__ll & _FPU_MASK_RC);				\
dfa500
   })
dfa500
-#else
dfa500
-# define __FPU_MFFSL() __FPU_MFFS()
dfa500
-#endif
dfa500
-    
dfa500
-# define _FPU_GET_RC()						\
dfa500
-  ({union { double __d; unsigned long long __ll; } __u;		\
dfa500
-    __u.__d = __FPU_MFFSL();					\
dfa500
-    __u.__ll &= _FPU_MASK_RC;					\
dfa500
-    (fpu_control_t) __u.__ll;					\
dfa500
+
dfa500
+# ifdef _ARCH_PWR9
dfa500
+#  define _FPU_GET_RC() _FPU_GET_RC_ISA300()
dfa500
+# elif defined __BUILTIN_CPU_SUPPORTS__
dfa500
+#  define _FPU_GET_RC()							\
dfa500
+  ({fpu_control_t __rc;							\
dfa500
+    __rc = __glibc_likely (__builtin_cpu_supports ("arch_3_00"))	\
dfa500
+      ? _FPU_GET_RC_ISA300 ()						\
dfa500
+      : _FPU_GETCW (__rc) & _FPU_MASK_RC;				\
dfa500
+    __rc;								\
dfa500
+  })
dfa500
+# else
dfa500
+#  define _FPU_GET_RC()						\
dfa500
+  ({fpu_control_t __rc = _FPU_GETCW (__rc) & _FPU_MASK_RC;	\
dfa500
+    __rc;							\
dfa500
   })
dfa500
+# endif
dfa500
 
dfa500
 # define _FPU_SETCW(cw)						\
dfa500
   { union { double __d; unsigned long long __ll; } __u;		\