bca718
Backport of this upstream commit, with ports/ readded to the path.
bca718
bca718
commit 2b1d7148e3664eeb177ae2fc91bf282d75da7623
bca718
Author: Szabolcs Nagy <nsz@port70.net>
bca718
Date:   Mon Jul 6 12:46:43 2015 +0100
bca718
bca718
    [AArch64] make setcontext etc functions consistent with the kernel
bca718
    
bca718
    since
bca718
    https://sourceware.org/ml/libc-alpha/2014-04/msg00006.html
bca718
    setcontext etc is no longer tied to the kernel use of ucontext.
bca718
    
bca718
    in that patch the ucontext reserved space is not used consistently
bca718
    with the kernel abi: the d8,d9 pair is saved in the slot of q8.
bca718
    
bca718
    this is ok (*context functions work together), but probably not
bca718
    desirable (ucontexts created by the kernel and getcontext are
bca718
    subtly different).
bca718
    
bca718
    the fix just replaces dN with qN in the save/restore code, which
bca718
    does a bit more than needed (saves/restores the top half of qN that
bca718
    is not callee saved), but this should not be an issue (and avoids
bca718
    having to deal with endianness).
bca718
    
bca718
    (kernel fpsimd context layout: the first 64bit contains 0x210 the fpsimd
bca718
    context size and 0x46508001 the FPSIMD_MAGIC, the second 64bit is for
bca718
    fpsr and fpcr, and the rest is the 128bit q0..q31 registers).
bca718
    
bca718
    given d8=8.1, d9=9.1,... d15=15.1, the context created by getcontext is
bca718
    
bca718
    current:
bca718
    
bca718
    (gdb) x/40xg ctx.uc_mcontext.__reserved
bca718
    0x410df0 <ctx+464>:     0x0000021046508001      0x0000000000000000
bca718
    0x410e00 <ctx+480>:     0x0000000000000000      0x0000000000000000
bca718
    0x410e10 <ctx+496>:     0x0000000000000000      0x0000000000000000
bca718
    0x410e20 <ctx+512>:     0x0000000000000000      0x0000000000000000
bca718
    0x410e30 <ctx+528>:     0x0000000000000000      0x0000000000000000
bca718
    0x410e40 <ctx+544>:     0x0000000000000000      0x0000000000000000
bca718
    0x410e50 <ctx+560>:     0x0000000000000000      0x0000000000000000
bca718
    0x410e60 <ctx+576>:     0x0000000000000000      0x0000000000000000
bca718
    0x410e70 <ctx+592>:     0x0000000000000000      0x0000000000000000
bca718
    0x410e80 <ctx+608>:     0x4020333333333333      0x4022333333333333
bca718
    0x410e90 <ctx+624>:     0x0000000000000000      0x0000000000000000
bca718
    0x410ea0 <ctx+640>:     0x4024333333333333      0x4026333333333333
bca718
    0x410eb0 <ctx+656>:     0x0000000000000000      0x0000000000000000
bca718
    0x410ec0 <ctx+672>:     0x4028333333333333      0x402a333333333333
bca718
    0x410ed0 <ctx+688>:     0x0000000000000000      0x0000000000000000
bca718
    0x410ee0 <ctx+704>:     0x402c333333333333      0x402e333333333333
bca718
    0x410ef0 <ctx+720>:     0x0000000000000000      0x0000000000000000
bca718
    0x410f00 <ctx+736>:     0x0000000000000000      0x0000000000000000
bca718
    0x410f10 <ctx+752>:     0x0000000000000000      0x0000000000000000
bca718
    0x410f20 <ctx+768>:     0x0000000000000000      0x0000000000000000
bca718
    
bca718
    fixed:
bca718
    
bca718
    (gdb) x/40xg ctx.uc_mcontext.__reserved
bca718
    0x410d70 <ctx+464>:     0x0000021046508001      0x0000000000000000
bca718
    0x410d80 <ctx+480>:     0x0000000000000000      0x0000000000000000
bca718
    0x410d90 <ctx+496>:     0x0000000000000000      0x0000000000000000
bca718
    0x410da0 <ctx+512>:     0x0000000000000000      0x0000000000000000
bca718
    0x410db0 <ctx+528>:     0x0000000000000000      0x0000000000000000
bca718
    0x410dc0 <ctx+544>:     0x0000000000000000      0x0000000000000000
bca718
    0x410dd0 <ctx+560>:     0x0000000000000000      0x0000000000000000
bca718
    0x410de0 <ctx+576>:     0x0000000000000000      0x0000000000000000
bca718
    0x410df0 <ctx+592>:     0x0000000000000000      0x0000000000000000
bca718
    0x410e00 <ctx+608>:     0x4020333333333333      0x0000000000000000
bca718
    0x410e10 <ctx+624>:     0x4022333333333333      0x0000000000000000
bca718
    0x410e20 <ctx+640>:     0x4024333333333333      0x0000000000000000
bca718
    0x410e30 <ctx+656>:     0x4026333333333333      0x0000000000000000
bca718
    0x410e40 <ctx+672>:     0x4028333333333333      0x0000000000000000
bca718
    0x410e50 <ctx+688>:     0x402a333333333333      0x0000000000000000
bca718
    0x410e60 <ctx+704>:     0x402c333333333333      0x0000000000000000
bca718
    0x410e70 <ctx+720>:     0x402e333333333333      0x0000000000000000
bca718
    0x410e80 <ctx+736>:     0x0000000000000000      0x0000000000000000
bca718
    0x410e90 <ctx+752>:     0x0000000000000000      0x0000000000000000
bca718
    0x410ea0 <ctx+768>:     0x0000000000000000      0x0000000000000000
bca718
    
bca718
    2015-07-06  Szabolcs Nagy  <szabolcs.nagy@arm.com>
bca718
    
bca718
    	* sysdeps/unix/sysv/linux/aarch64/getcontext.S (__getcontext): Use q
bca718
    	registers instead of d ones so the layout is kernel abi compatible.
bca718
    	* sysdeps/unix/sysv/linux/aarch64/setcontext.S (__setcontext): Likewise.
bca718
    	* sysdeps/unix/sysv/linux/aarch64/swapcontext.S (__swapcontext):
bca718
    	Likewise.# Please enter the commit message for your changes. Lines starting
bca718
bca718
diff --git a/ports/sysdeps/unix/sysv/linux/aarch64/getcontext.S b/ports/sysdeps/unix/sysv/linux/aarch64/getcontext.S
bca718
index adf8037..b72436f 100644
bca718
--- a/ports/sysdeps/unix/sysv/linux/aarch64/getcontext.S
bca718
+++ b/ports/sysdeps/unix/sysv/linux/aarch64/getcontext.S
bca718
@@ -69,10 +69,10 @@ ENTRY(__getcontext)
bca718
 
bca718
 	/* Fill in the FP SIMD context.  */
bca718
 	add	x3, x2, #oV0 + 8 * SZVREG
bca718
-	stp	 d8,  d9, [x3], # 2 * SZVREG
bca718
-	stp	d10, d11, [x3], # 2 * SZVREG
bca718
-	stp	d12, d13, [x3], # 2 * SZVREG
bca718
-	stp	d14, d15, [x3], # 2 * SZVREG
bca718
+	stp	 q8,  q9, [x3], # 2 * SZVREG
bca718
+	stp	q10, q11, [x3], # 2 * SZVREG
bca718
+	stp	q12, q13, [x3], # 2 * SZVREG
bca718
+	stp	q14, q15, [x3], # 2 * SZVREG
bca718
 
bca718
 	add	x3, x2, oFPSR
bca718
 
bca718
diff --git a/ports/sysdeps/unix/sysv/linux/aarch64/setcontext.S b/ports/sysdeps/unix/sysv/linux/aarch64/setcontext.S
bca718
index ae67581..8d926f7 100644
bca718
--- a/ports/sysdeps/unix/sysv/linux/aarch64/setcontext.S
bca718
+++ b/ports/sysdeps/unix/sysv/linux/aarch64/setcontext.S
bca718
@@ -97,10 +97,10 @@ ENTRY (__setcontext)
bca718
 
bca718
 	/* Restore the FP SIMD context.  */
bca718
 	add	x3, x2, #oV0 + 8 * SZVREG
bca718
-	ldp	 d8,  d9, [x3], #2 * SZVREG
bca718
-	ldp	d10, d11, [x3], #2 * SZVREG
bca718
-	ldp	d12, d13, [x3], #2 * SZVREG
bca718
-	ldp	d14, d15, [x3], #2 * SZVREG
bca718
+	ldp	 q8,  q9, [x3], #2 * SZVREG
bca718
+	ldp	q10, q11, [x3], #2 * SZVREG
bca718
+	ldp	q12, q13, [x3], #2 * SZVREG
bca718
+	ldp	q14, q15, [x3], #2 * SZVREG
bca718
 
bca718
 	add	x3, x2, oFPSR
bca718
 
bca718
diff --git a/ports/sysdeps/unix/sysv/linux/aarch64/swapcontext.S b/ports/sysdeps/unix/sysv/linux/aarch64/swapcontext.S
bca718
index f62fc11..05ad8d3 100644
bca718
--- a/ports/sysdeps/unix/sysv/linux/aarch64/swapcontext.S
bca718
+++ b/ports/sysdeps/unix/sysv/linux/aarch64/swapcontext.S
bca718
@@ -54,10 +54,10 @@ ENTRY(__swapcontext)
bca718
 
bca718
 	/* Fill in the FP SIMD context.  */
bca718
 	add	x3, x2, #oV0 + 8 * SZVREG
bca718
-	stp	 d8,  d9, [x3], #2 * SZVREG
bca718
-	stp	d10, d11, [x3], #2 * SZVREG
bca718
-	stp	d12, d13, [x3], #2 * SZVREG
bca718
-	stp	d14, d15, [x3], #2 * SZVREG
bca718
+	stp	 q8,  q9, [x3], #2 * SZVREG
bca718
+	stp	q10, q11, [x3], #2 * SZVREG
bca718
+	stp	q12, q13, [x3], #2 * SZVREG
bca718
+	stp	q14, q15, [x3], #2 * SZVREG
bca718
 
bca718
 	add	x3, x2, #oFPSR
bca718