commit a3b60e4588606354b93508a0008a5ca04b68fad8 Author: Jan Kratochvil Date: Fri May 4 22:22:04 2018 +0200 aarch64: PR 19806: watchpoints: false negatives + PR 20207 contiguous ones Some unaligned watchpoints were currently missed. On old kernels as specified in kernel RFE: aarch64: ptrace: BAS: Support any contiguous range (edit) https://sourceware.org/bugzilla/show_bug.cgi?id=20207 after this patch some other unaligned watchpoints will get reported as false positives. With new kernels all the watchpoints should work exactly. There may be a regresion that it now less merges watchpoints so that with multiple overlapping watchpoints it may run out of the 4 hardware watchpoint registers. But as discussed in the original thread GDB needs some generic watchpoints merging framework to be used by all the target specific code. Even current FSF GDB code does not merge it perfectly. Also with the more precise watchpoints one can technically merge them less. And I do not think it matters too much to improve mergeability only for old kernels. Still even on new kernels some better merging logic would make sense. There remains one issue: kernel-4.15.14-300.fc27.armv7hl FAIL: gdb.base/watchpoint-unaligned.exp: continue FAIL: gdb.base/watchpoint-unaligned.exp: continue (gdb) continue Continuing. Unexpected error setting watchpoint: Invalid argument. (gdb) FAIL: gdb.base/watchpoint-unaligned.exp: continue But that looks as a kernel bug to me. (1) It is not a regression by this patch. (2) It is unrelated to this patch. gdb/ChangeLog 2018-05-04 Jan Kratochvil Pedro Alves PR breakpoints/19806 and support for PR external/20207. * NEWS: Mention Aarch64 watchpoint improvements. * aarch64-linux-nat.c (aarch64_linux_stopped_data_address): Fix missed watchpoints and PR external/20207 watchpoints. * nat/aarch64-linux-hw-point.c (kernel_supports_any_contiguous_range): New. (aarch64_watchpoint_offset): New. (aarch64_watchpoint_length): Support PR external/20207 watchpoints. (aarch64_point_encode_ctrl_reg): New parameter offset, new asserts. (aarch64_point_is_aligned): Support PR external/20207 watchpoints. (aarch64_align_watchpoint): New parameters aligned_offset_p and next_addr_orig_p. Support PR external/20207 watchpoints. (aarch64_downgrade_regs): New. (aarch64_dr_state_insert_one_point): New parameters offset and addr_orig. (aarch64_dr_state_remove_one_point): Likewise. (aarch64_handle_breakpoint): Update caller. (aarch64_handle_aligned_watchpoint): Likewise. (aarch64_handle_unaligned_watchpoint): Support addr_orig and aligned_offset. (aarch64_linux_set_debug_regs): Remove const from state. Call aarch64_downgrade_regs. (aarch64_show_debug_reg_state): Print also dr_addr_orig_wp. * nat/aarch64-linux-hw-point.h (DR_CONTROL_LENGTH): Rename to ... (DR_CONTROL_MASK): ... this. (struct aarch64_debug_reg_state): New field dr_addr_orig_wp. (unsigned int aarch64_watchpoint_offset): New prototype. (aarch64_linux_set_debug_regs): Remove const from state. * utils.c (align_up, align_down): Move to ... * common/common-utils.c (align_up, align_down): ... here. * utils.h (align_up, align_down): Move to ... * common/common-utils.h (align_up, align_down): ... here. gdb/gdbserver/ChangeLog 2018-05-04 Jan Kratochvil Pedro Alves * linux-aarch64-low.c (aarch64_stopped_data_address): Likewise. gdb/testsuite/ChangeLog 2018-05-04 Jan Kratochvil Pedro Alves PR breakpoints/19806 and support for PR external/20207. * gdb.base/watchpoint-unaligned.c: New file. * gdb.base/watchpoint-unaligned.exp: New file. ### a/gdb/ChangeLog ### b/gdb/ChangeLog ## -1,3 +1,39 @@ +2018-05-04 Jan Kratochvil + Pedro Alves + + PR breakpoints/19806 and support for PR external/20207. + * NEWS: Mention Aarch64 watchpoint improvements. + * aarch64-linux-nat.c (aarch64_linux_stopped_data_address): Fix missed + watchpoints and PR external/20207 watchpoints. + * nat/aarch64-linux-hw-point.c + (kernel_supports_any_contiguous_range): New. + (aarch64_watchpoint_offset): New. + (aarch64_watchpoint_length): Support PR external/20207 watchpoints. + (aarch64_point_encode_ctrl_reg): New parameter offset, new asserts. + (aarch64_point_is_aligned): Support PR external/20207 watchpoints. + (aarch64_align_watchpoint): New parameters aligned_offset_p and + next_addr_orig_p. Support PR external/20207 watchpoints. + (aarch64_downgrade_regs): New. + (aarch64_dr_state_insert_one_point): New parameters offset and + addr_orig. + (aarch64_dr_state_remove_one_point): Likewise. + (aarch64_handle_breakpoint): Update caller. + (aarch64_handle_aligned_watchpoint): Likewise. + (aarch64_handle_unaligned_watchpoint): Support addr_orig and + aligned_offset. + (aarch64_linux_set_debug_regs): Remove const from state. Call + aarch64_downgrade_regs. + (aarch64_show_debug_reg_state): Print also dr_addr_orig_wp. + * nat/aarch64-linux-hw-point.h (DR_CONTROL_LENGTH): Rename to ... + (DR_CONTROL_MASK): ... this. + (struct aarch64_debug_reg_state): New field dr_addr_orig_wp. + (unsigned int aarch64_watchpoint_offset): New prototype. + (aarch64_linux_set_debug_regs): Remove const from state. + * utils.c (align_up, align_down): Move to ... + * common/common-utils.c (align_up, align_down): ... here. + * utils.h (align_up, align_down): Move to ... + * common/common-utils.h (align_up, align_down): ... here. + 2018-05-04 Joel Brobecker * sparc-tdep.c (sparc_structure_return_p): Re-implement to Index: gdb-7.6.1/gdb/NEWS =================================================================== --- gdb-7.6.1.orig/gdb/NEWS 2018-05-05 17:12:48.170769374 +0200 +++ gdb-7.6.1/gdb/NEWS 2018-05-05 17:12:49.569781872 +0200 @@ -4,6 +4,16 @@ * Newly installed $prefix/bin/gcore acts as a shell interface for the GDB command gcore. +* Aarch64/Linux hardware watchpoints improvements + + Hardware watchpoints on unaligned addresses are now properly + supported when running Linux kernel 4.10 or higher: read and access + watchpoints are no longer spuriously missed, and all watchpoints + lengths between 1 and 8 bytes are supported. On older kernels, + watchpoints set on unaligned addresses are no longer missed, with + the tradeoff that there is a possibility of false hits being + reported. + *** Changes in GDB 7.6 * Target record has been renamed to record-full. Index: gdb-7.6.1/gdb/aarch64-linux-nat.c =================================================================== --- gdb-7.6.1.orig/gdb/aarch64-linux-nat.c 2018-05-05 17:12:47.474763150 +0200 +++ gdb-7.6.1/gdb/aarch64-linux-nat.c 2018-05-05 17:12:49.570781881 +0200 @@ -45,6 +45,18 @@ #define TRAP_HWBKPT 0x0004 #endif +/* ptrace expects control registers to be formatted as follows: + + 31 13 5 3 1 0 + +--------------------------------+----------+------+------+----+ + | RESERVED (SBZ) | MASK | TYPE | PRIV | EN | + +--------------------------------+----------+------+------+----+ + + The TYPE field is ignored for breakpoints. */ + +#define DR_CONTROL_ENABLED(ctrl) (((ctrl) & 0x1) == 1) +#define DR_CONTROL_MASK(ctrl) (((ctrl) >> 5) & 0xff) + /* On GNU/Linux, threads are implemented as pseudo-processes, in which case we may be tracing more than one process at a time. In that case, inferior_ptid will contain the main process ID and the @@ -118,6 +130,29 @@ static int aarch64_num_bp_regs; static int aarch64_num_wp_regs; +/* True if this kernel does not have the bug described by PR + external/20207 (Linux >= 4.10). A fixed kernel supports any + contiguous range of bits in 8-bit byte DR_CONTROL_MASK. A buggy + kernel supports only 0x01, 0x03, 0x0f and 0xff. We start by + assuming the bug is fixed, and then detect the bug at + PTRACE_SETREGSET time. */ +static int kernel_supports_any_contiguous_range = 1; + +/* Return starting byte 0..7 incl. of a watchpoint encoded by CTRL. */ + +static unsigned int +aarch64_watchpoint_offset (unsigned int ctrl) +{ + uint8_t mask = DR_CONTROL_MASK (ctrl); + unsigned retval; + + /* Shift out bottom zeros. */ + for (retval = 0; mask && (mask & 1) == 0; ++retval) + mask >>= 1; + + return retval; +} + /* Debugging of hardware breakpoint/watchpoint support. */ static int debug_hw_points; @@ -184,7 +219,10 @@ unsigned int dr_ref_count_bp[AARCH64_HBP_MAX_NUM]; /* hardware watchpoint */ + /* Address aligned down to AARCH64_HWP_ALIGNMENT. */ CORE_ADDR dr_addr_wp[AARCH64_HWP_MAX_NUM]; + /* Address as entered by user without any forced alignment. */ + CORE_ADDR dr_addr_orig_wp[AARCH64_HWP_MAX_NUM]; unsigned int dr_ctrl_wp[AARCH64_HWP_MAX_NUM]; unsigned int dr_ref_count_wp[AARCH64_HWP_MAX_NUM]; }; @@ -299,11 +337,76 @@ dr_changed_t dr_changed_wp; }; +/* Reconfigure STATE to be compatible with Linux kernels with the PR + external/20207 bug. This is called when + KERNEL_SUPPORTS_ANY_CONTIGUOUS_RANGE transitions to false. Note we + don't try to support combining watchpoints with matching (and thus + shared) masks, as it's too late when we get here. On buggy + kernels, GDB will try to first setup the perfect matching ranges, + which will run out of registers before this function can merge + them. It doesn't look like worth the effort to improve that, given + eventually buggy kernels will be phased out. */ + +static void aarch64_notify_debug_reg_change (const struct aarch64_debug_reg_state *state, int is_watchpoint, unsigned int idx); + +static void +aarch64_downgrade_regs (struct aarch64_debug_reg_state *state) +{ + int i; + + for (i = 0; i < aarch64_num_wp_regs; ++i) + if ((state->dr_ctrl_wp[i] & 1) != 0) + { + uint8_t mask_orig; + static const uint8_t old_valid[] = { 0x01, 0x03, 0x0f, 0xff }; + int old_validi; + uint8_t mask = 0; + int j; + + gdb_assert (state->dr_ref_count_wp[i] != 0); + mask_orig = (state->dr_ctrl_wp[i] >> 5) & 0xff; + gdb_assert (mask_orig != 0); + for (old_validi = 0; old_validi < sizeof(old_valid) / sizeof (*old_valid); old_validi++) { + const uint8_t old_mask = old_valid[old_validi]; + if (mask_orig <= old_mask) + { + mask = old_mask; + break; + } + } + gdb_assert (mask != 0); + + /* No update needed for this watchpoint? */ + if (mask == mask_orig) + continue; + state->dr_ctrl_wp[i] |= mask << 5; + state->dr_addr_wp[i] + = align_down (state->dr_addr_wp[i], AARCH64_HWP_ALIGNMENT); + + /* Try to match duplicate entries. */ + for (j = 0; j < i; ++j) + if ((state->dr_ctrl_wp[j] & 1) != 0 + && state->dr_addr_wp[j] == state->dr_addr_wp[i] + && state->dr_addr_orig_wp[j] == state->dr_addr_orig_wp[i] + && state->dr_ctrl_wp[j] == state->dr_ctrl_wp[i]) + { + state->dr_ref_count_wp[j] += state->dr_ref_count_wp[i]; + state->dr_ref_count_wp[i] = 0; + state->dr_addr_wp[i] = 0; + state->dr_addr_orig_wp[i] = 0; + state->dr_ctrl_wp[i] &= ~1; + break; + } + + aarch64_notify_debug_reg_change (state, 1 /* is_watchpoint */, i); + } +} + /* Call ptrace to set the thread TID's hardware breakpoint/watchpoint registers with data from *STATE. */ static void -aarch64_linux_set_debug_regs (const struct aarch64_debug_reg_state *state, +aarch64_linux_set_debug_regs (struct aarch64_debug_reg_state *state, int tid, int watchpoint) { int i, count; @@ -331,7 +434,18 @@ if (ptrace (PTRACE_SETREGSET, tid, watchpoint ? NT_ARM_HW_WATCH : NT_ARM_HW_BREAK, (void *) &iov)) - error (_("Unexpected error setting hardware debug registers")); + { + /* Handle Linux kernels with the PR external/20207 bug. */ + if (watchpoint && errno == EINVAL + && kernel_supports_any_contiguous_range) + { + kernel_supports_any_contiguous_range = 0; + aarch64_downgrade_regs (state); + aarch64_linux_set_debug_regs (state, tid, watchpoint); + return; + } + error (_("Unexpected error setting hardware debug registers")); + } } struct aarch64_dr_update_callback_param @@ -452,8 +566,8 @@ fprintf_unfiltered (gdb_stdlog, "\tWATCHPOINTs:\n"); for (i = 0; i < aarch64_num_wp_regs; i++) fprintf_unfiltered (gdb_stdlog, - "\tWP%d: addr=0x%08lx, ctrl=0x%08x, ref.count=%d\n", - i, state->dr_addr_wp[i], + "\tWP%d: addr=0x%08lx (orig=0x%08lx), ctrl=0x%08x, ref.count=%d\n", + i, state->dr_addr_wp[i], state->dr_addr_orig_wp[i], state->dr_ctrl_wp[i], state->dr_ref_count_wp[i]); } @@ -850,28 +964,30 @@ } /* Given the (potentially unaligned) watchpoint address in ADDR and - length in LEN, return the aligned address and aligned length in - *ALIGNED_ADDR_P and *ALIGNED_LEN_P, respectively. The returned - aligned address and length will be valid values to write to the - hardware watchpoint value and control registers. + length in LEN, return the aligned address, offset from that base + address, and aligned length in *ALIGNED_ADDR_P, *ALIGNED_OFFSET_P + and *ALIGNED_LEN_P, respectively. The returned values will be + valid values to write to the hardware watchpoint value and control + registers. The given watchpoint may get truncated if more than one hardware register is needed to cover the watched region. *NEXT_ADDR_P and *NEXT_LEN_P, if non-NULL, will return the address and length of the remaining part of the watchpoint (which can be processed - by calling this routine again to generate another aligned address - and length pair. + by calling this routine again to generate another aligned address, + offset and length tuple. See the comment above the function of the same name in gdbserver/linux-aarch64-low.c for more information. */ static void aarch64_align_watchpoint (CORE_ADDR addr, int len, CORE_ADDR *aligned_addr_p, - int *aligned_len_p, CORE_ADDR *next_addr_p, - int *next_len_p) + int *aligned_offset_p, int *aligned_len_p, + CORE_ADDR *next_addr_p, int *next_len_p, + CORE_ADDR *next_addr_orig_p) { int aligned_len; - unsigned int offset; + unsigned int offset, aligned_offset; CORE_ADDR aligned_addr; const unsigned int alignment = AARCH64_HWP_ALIGNMENT; const unsigned int max_wp_len = AARCH64_HWP_MAX_LEN_PER_REG; @@ -882,10 +998,12 @@ if (len <= 0) return; - /* Address to be put into the hardware watchpoint value register - must be aligned. */ + /* The address put into the hardware watchpoint value register must + be aligned. */ offset = addr & (alignment - 1); aligned_addr = addr - offset; + aligned_offset + = kernel_supports_any_contiguous_range ? addr & (alignment - 1) : 0; gdb_assert (offset >= 0 && offset < alignment); gdb_assert (aligned_addr >= 0 && aligned_addr <= addr); @@ -893,9 +1011,10 @@ if (offset + len >= max_wp_len) { - /* Need more than one watchpoint registers; truncate it at the + /* Need more than one watchpoint register; truncate at the alignment boundary. */ - aligned_len = max_wp_len; + aligned_len + = max_wp_len - (kernel_supports_any_contiguous_range ? offset : 0); len -= (max_wp_len - offset); addr += (max_wp_len - offset); gdb_assert ((addr & (alignment - 1)) == 0); @@ -908,19 +1027,24 @@ aligned_len_array[AARCH64_HWP_MAX_LEN_PER_REG] = { 1, 2, 4, 4, 8, 8, 8, 8 }; - aligned_len = aligned_len_array[offset + len - 1]; + aligned_len = (kernel_supports_any_contiguous_range + ? len : aligned_len_array[offset + len - 1]); addr += len; len = 0; } if (aligned_addr_p) *aligned_addr_p = aligned_addr; + if (aligned_offset_p) + *aligned_offset_p = aligned_offset; if (aligned_len_p) *aligned_len_p = aligned_len; if (next_addr_p) *next_addr_p = addr; if (next_len_p) *next_len_p = len; + if (next_addr_orig_p) + *next_addr_orig_p = align_down (*next_addr_orig_p + alignment, alignment); } /* Returns the number of hardware watchpoints of type TYPE that we can @@ -946,41 +1070,29 @@ return 1; } -/* ptrace expects control registers to be formatted as follows: - - 31 13 5 3 1 0 - +--------------------------------+----------+------+------+----+ - | RESERVED (SBZ) | LENGTH | TYPE | PRIV | EN | - +--------------------------------+----------+------+------+----+ - - The TYPE field is ignored for breakpoints. */ - -#define DR_CONTROL_ENABLED(ctrl) (((ctrl) & 0x1) == 1) -#define DR_CONTROL_LENGTH(ctrl) (((ctrl) >> 5) & 0xff) - /* Utility function that returns the length in bytes of a watchpoint according to the content of a hardware debug control register CTRL. - Note that the kernel currently only supports the following Byte - Address Select (BAS) values: 0x1, 0x3, 0xf and 0xff, which means - that for a hardware watchpoint, its valid length can only be 1 - byte, 2 bytes, 4 bytes or 8 bytes. */ + Any contiguous range of bytes in CTRL is supported. The returned + value can be between 0..8 (inclusive). */ static inline unsigned int aarch64_watchpoint_length (unsigned int ctrl) { - switch (DR_CONTROL_LENGTH (ctrl)) - { - case 0x01: - return 1; - case 0x03: - return 2; - case 0x0f: - return 4; - case 0xff: - return 8; - default: - return 0; - } + uint8_t mask = DR_CONTROL_MASK (ctrl); + unsigned retval; + + /* Shift out bottom zeros. */ + mask >>= aarch64_watchpoint_offset (ctrl); + + /* Count bottom ones. */ + for (retval = 0; (mask & 1) != 0; ++retval) + mask >>= 1; + + if (mask != 0) + error (_("Unexpected hardware watchpoint length register value 0x%x"), + DR_CONTROL_MASK (ctrl)); + + return retval; } /* Given the hardware breakpoint or watchpoint type TYPE and its @@ -988,10 +1100,13 @@ breakpoint/watchpoint control register. */ static unsigned int -aarch64_point_encode_ctrl_reg (int type, int len) +aarch64_point_encode_ctrl_reg (int type, int offset, int len) { unsigned int ctrl, ttype; + gdb_assert (offset == 0 || kernel_supports_any_contiguous_range); + gdb_assert (offset + len <= AARCH64_HWP_MAX_LEN_PER_REG); + /* type */ switch (type) { @@ -1012,8 +1127,8 @@ } ctrl = ttype << 3; - /* length bitmask */ - ctrl |= ((1 << len) - 1) << 5; + /* offset and length bitmask */ + ctrl |= ((1 << len) - 1) << (5 + offset); /* enabled at el0 */ ctrl |= (2 << 1) | 1; @@ -1042,7 +1157,10 @@ if (addr & (alignment - 1)) return 0; - if (len != 8 && len != 4 && len != 2 && len != 1) + if ((!kernel_supports_any_contiguous_range + && len != 8 && len != 4 && len != 2 && len != 1) + || (kernel_supports_any_contiguous_range + && (len < 1 || len > 8))) return 0; return 1; @@ -1053,11 +1171,12 @@ static int aarch64_dr_state_insert_one_point (struct aarch64_debug_reg_state *state, - int type, CORE_ADDR addr, int len) + int type, CORE_ADDR addr, int offset, int len, + CORE_ADDR addr_orig) { int i, idx, num_regs, is_watchpoint; unsigned int ctrl, *dr_ctrl_p, *dr_ref_count; - CORE_ADDR *dr_addr_p; + CORE_ADDR *dr_addr_p, *dr_addr_orig_p; /* Set up state pointers. */ is_watchpoint = (type != hw_execute); @@ -1066,6 +1185,7 @@ { num_regs = aarch64_num_wp_regs; dr_addr_p = state->dr_addr_wp; + dr_addr_orig_p = state->dr_addr_orig_wp; dr_ctrl_p = state->dr_ctrl_wp; dr_ref_count = state->dr_ref_count_wp; } @@ -1073,11 +1193,12 @@ { num_regs = aarch64_num_bp_regs; dr_addr_p = state->dr_addr_bp; + dr_addr_orig_p = NULL; dr_ctrl_p = state->dr_ctrl_bp; dr_ref_count = state->dr_ref_count_bp; } - ctrl = aarch64_point_encode_ctrl_reg (type, len); + ctrl = aarch64_point_encode_ctrl_reg (type, offset, len); /* Find an existing or free register in our cache. */ idx = -1; @@ -1089,7 +1210,9 @@ idx = i; /* no break; continue hunting for an existing one. */ } - else if (dr_addr_p[i] == addr && dr_ctrl_p[i] == ctrl) + else if (dr_addr_p[i] == addr + && (dr_addr_orig_p == NULL || dr_addr_orig_p[i] == addr_orig) + && dr_ctrl_p[i] == ctrl) { gdb_assert (dr_ref_count[i] != 0); idx = i; @@ -1106,6 +1229,8 @@ { /* new entry */ dr_addr_p[idx] = addr; + if (dr_addr_orig_p != NULL) + dr_addr_orig_p[idx] = addr_orig; dr_ctrl_p[idx] = ctrl; dr_ref_count[idx] = 1; /* Notify the change. */ @@ -1125,11 +1250,12 @@ static int aarch64_dr_state_remove_one_point (struct aarch64_debug_reg_state *state, - int type, CORE_ADDR addr, int len) + int type, CORE_ADDR addr, int offset, int len, + CORE_ADDR addr_orig) { int i, num_regs, is_watchpoint; unsigned int ctrl, *dr_ctrl_p, *dr_ref_count; - CORE_ADDR *dr_addr_p; + CORE_ADDR *dr_addr_p, *dr_addr_orig_p; /* Set up state pointers. */ is_watchpoint = (type != hw_execute); @@ -1138,6 +1264,7 @@ { num_regs = aarch64_num_wp_regs; dr_addr_p = state->dr_addr_wp; + dr_addr_orig_p = state->dr_addr_orig_wp; dr_ctrl_p = state->dr_ctrl_wp; dr_ref_count = state->dr_ref_count_wp; } @@ -1145,15 +1272,18 @@ { num_regs = aarch64_num_bp_regs; dr_addr_p = state->dr_addr_bp; + dr_addr_orig_p = NULL; dr_ctrl_p = state->dr_ctrl_bp; dr_ref_count = state->dr_ref_count_bp; } - ctrl = aarch64_point_encode_ctrl_reg (type, len); + ctrl = aarch64_point_encode_ctrl_reg (type, offset, len); /* Find the entry that matches the ADDR and CTRL. */ for (i = 0; i < num_regs; ++i) - if (dr_addr_p[i] == addr && dr_ctrl_p[i] == ctrl) + if (dr_addr_p[i] == addr + && (dr_addr_orig_p == NULL || dr_addr_orig_p[i] == addr_orig) + && dr_ctrl_p[i] == ctrl) { gdb_assert (dr_ref_count[i] != 0); break; @@ -1169,6 +1299,8 @@ /* Clear the enable bit. */ ctrl &= ~1; dr_addr_p[i] = 0; + if (dr_addr_orig_p != NULL) + dr_addr_orig_p[i] = 0; dr_ctrl_p[i] = ctrl; /* Notify the change. */ aarch64_notify_debug_reg_change (state, is_watchpoint, i); @@ -1192,9 +1324,9 @@ state = aarch64_get_debug_reg_state (ptid_get_pid (inferior_ptid)); if (is_insert) - return aarch64_dr_state_insert_one_point (state, type, addr, len); + return aarch64_dr_state_insert_one_point (state, type, addr, 0, len, -1); else - return aarch64_dr_state_remove_one_point (state, type, addr, len); + return aarch64_dr_state_remove_one_point (state, type, addr, 0, len, -1); } /* Insert a hardware-assisted breakpoint at BP_TGT->placed_address. @@ -1271,9 +1403,9 @@ = aarch64_get_debug_reg_state (ptid_get_pid (inferior_ptid)); if (is_insert) - return aarch64_dr_state_insert_one_point (state, type, addr, len); + return aarch64_dr_state_insert_one_point (state, type, addr, 0, len, addr); else - return aarch64_dr_state_remove_one_point (state, type, addr, len); + return aarch64_dr_state_remove_one_point (state, type, addr, 0, len, addr); } /* Insert/remove unaligned watchpoint by calling @@ -1289,28 +1421,41 @@ { struct aarch64_debug_reg_state *state = aarch64_get_debug_reg_state (ptid_get_pid (inferior_ptid)); + CORE_ADDR addr_orig = addr; while (len > 0) { CORE_ADDR aligned_addr; - int aligned_len, ret; + int aligned_offset, aligned_len, ret; + CORE_ADDR addr_orig_next = addr_orig; - aarch64_align_watchpoint (addr, len, &aligned_addr, &aligned_len, - &addr, &len); + aarch64_align_watchpoint (addr, len, &aligned_addr, &aligned_offset, + &aligned_len, &addr, &len, &addr_orig_next); if (is_insert) ret = aarch64_dr_state_insert_one_point (state, type, aligned_addr, - aligned_len); + aligned_offset, + aligned_len, addr_orig); else ret = aarch64_dr_state_remove_one_point (state, type, aligned_addr, - aligned_len); + aligned_offset, + aligned_len, addr_orig); if (debug_hw_points) fprintf_unfiltered (gdb_stdlog, "handle_unaligned_watchpoint: is_insert: %d\n" " aligned_addr: 0x%08lx, aligned_len: %d\n" -" next_addr: 0x%08lx, next_len: %d\n", - is_insert, aligned_addr, aligned_len, addr, len); +" addr_orig: %s\n" +" " +" next_addr: %s, next_len: %d\n" +" " +" addr_orig_next: %s\n", + is_insert, aligned_addr, + aligned_len, core_addr_to_string_nz (addr_orig), + core_addr_to_string_nz (addr), len, + core_addr_to_string_nz (addr_orig_next)); + + addr_orig = addr_orig_next; if (ret != 0) return ret; @@ -1456,16 +1601,38 @@ state = aarch64_get_debug_reg_state (ptid_get_pid (inferior_ptid)); for (i = aarch64_num_wp_regs - 1; i >= 0; --i) { + const unsigned int offset + = aarch64_watchpoint_offset (state->dr_ctrl_wp[i]); const unsigned int len = aarch64_watchpoint_length (state->dr_ctrl_wp[i]); const CORE_ADDR addr_trap = (CORE_ADDR) siginfo.si_addr; - const CORE_ADDR addr_watch = state->dr_addr_wp[i]; + const CORE_ADDR addr_watch = state->dr_addr_wp[i] + offset; + const CORE_ADDR addr_watch_aligned = align_down (state->dr_addr_wp[i], 8); + const CORE_ADDR addr_orig = state->dr_addr_orig_wp[i]; if (state->dr_ref_count_wp[i] && DR_CONTROL_ENABLED (state->dr_ctrl_wp[i]) - && addr_trap >= addr_watch + && addr_trap >= addr_watch_aligned && addr_trap < addr_watch + len) { - *addr_p = addr_trap; + /* ADDR_TRAP reports the first address of the memory range + accessed by the CPU, regardless of what was the memory + range watched. Thus, a large CPU access that straddles + the ADDR_WATCH..ADDR_WATCH+LEN range may result in an + ADDR_TRAP that is lower than the + ADDR_WATCH..ADDR_WATCH+LEN range. E.g.: + + addr: | 4 | 5 | 6 | 7 | 8 | + |---- range watched ----| + |----------- range accessed ------------| + + In this case, ADDR_TRAP will be 4. + + To match a watchpoint known to GDB core, we must never + report *ADDR_P outside of any ADDR_WATCH..ADDR_WATCH+LEN + range. ADDR_WATCH <= ADDR_TRAP < ADDR_ORIG is a false + positive on kernels older than 4.10. See PR + external/20207. */ + *addr_p = addr_orig; return 1; } } Index: gdb-7.6.1/gdb/common/common-utils.c =================================================================== --- gdb-7.6.1.orig/gdb/common/common-utils.c 2013-02-14 18:11:41.000000000 +0100 +++ gdb-7.6.1/gdb/common/common-utils.c 2018-05-05 17:12:49.570781881 +0200 @@ -161,3 +161,23 @@ p[len] = 0; return p; } + +/* See common/common-utils.h. */ + +ULONGEST +align_up (ULONGEST v, int n) +{ + /* Check that N is really a power of two. */ + gdb_assert (n && (n & (n-1)) == 0); + return (v + n - 1) & -n; +} + +/* See common/common-utils.h. */ + +ULONGEST +align_down (ULONGEST v, int n) +{ + /* Check that N is really a power of two. */ + gdb_assert (n && (n & (n-1)) == 0); + return (v & -n); +} Index: gdb-7.6.1/gdb/common/common-utils.h =================================================================== --- gdb-7.6.1.orig/gdb/common/common-utils.h 2013-02-14 18:11:41.000000000 +0100 +++ gdb-7.6.1/gdb/common/common-utils.h 2018-05-05 17:12:49.570781881 +0200 @@ -53,4 +53,36 @@ char *savestring (const char *ptr, size_t len); +/* Ensure that V is aligned to an N byte boundary (B's assumed to be a + power of 2). Round up/down when necessary. Examples of correct + use include: + + addr = align_up (addr, 8); -- VALUE needs 8 byte alignment + write_memory (addr, value, len); + addr += len; + + and: + + sp = align_down (sp - len, 16); -- Keep SP 16 byte aligned + write_memory (sp, value, len); + + Note that uses such as: + + write_memory (addr, value, len); + addr += align_up (len, 8); + + and: + + sp -= align_up (len, 8); + write_memory (sp, value, len); + + are typically not correct as they don't ensure that the address (SP + or ADDR) is correctly aligned (relying on previous alignment to + keep things right). This is also why the methods are called + "align_..." instead of "round_..." as the latter reads better with + this incorrect coding style. */ + +extern ULONGEST align_up (ULONGEST v, int n); +extern ULONGEST align_down (ULONGEST v, int n); + #endif Index: gdb-7.6.1/gdb/gdbserver/linux-aarch64-low.c =================================================================== --- gdb-7.6.1.orig/gdb/gdbserver/linux-aarch64-low.c 2018-05-05 17:12:47.501763392 +0200 +++ gdb-7.6.1/gdb/gdbserver/linux-aarch64-low.c 2018-05-05 17:12:49.570781881 +0200 @@ -40,6 +40,18 @@ #include #endif +/* ptrace expects control registers to be formatted as follows: + + 31 13 5 3 1 0 + +--------------------------------+----------+------+------+----+ + | RESERVED (SBZ) | MASK | TYPE | PRIV | EN | + +--------------------------------+----------+------+------+----+ + + The TYPE field is ignored for breakpoints. */ + +#define DR_CONTROL_ENABLED(ctrl) (((ctrl) & 0x1) == 1) +#define DR_CONTROL_MASK(ctrl) (((ctrl) >> 5) & 0xff) + #define AARCH64_X_REGS_NUM 31 #define AARCH64_V_REGS_NUM 32 #define AARCH64_X0_REGNO 0 @@ -170,7 +182,10 @@ unsigned int dr_ref_count_bp[AARCH64_HBP_MAX_NUM]; /* hardware watchpoint */ + /* Address aligned down to AARCH64_HWP_ALIGNMENT. */ CORE_ADDR dr_addr_wp[AARCH64_HWP_MAX_NUM]; + /* Address as entered by user without any forced alignment. */ + CORE_ADDR dr_addr_orig_wp[AARCH64_HWP_MAX_NUM]; unsigned int dr_ctrl_wp[AARCH64_HWP_MAX_NUM]; unsigned int dr_ref_count_wp[AARCH64_HWP_MAX_NUM]; }; @@ -311,6 +326,29 @@ supply_register (regcache, AARCH64_V0_REGNO + i, ®set->vregs[i]); } +/* True if this kernel does not have the bug described by PR + external/20207 (Linux >= 4.10). A fixed kernel supports any + contiguous range of bits in 8-bit byte DR_CONTROL_MASK. A buggy + kernel supports only 0x01, 0x03, 0x0f and 0xff. We start by + assuming the bug is fixed, and then detect the bug at + PTRACE_SETREGSET time. */ +static int kernel_supports_any_contiguous_range = 1; + +/* Return starting byte 0..7 incl. of a watchpoint encoded by CTRL. */ + +static unsigned int +aarch64_watchpoint_offset (unsigned int ctrl) +{ + uint8_t mask = DR_CONTROL_MASK (ctrl); + unsigned retval; + + /* Shift out bottom zeros. */ + for (retval = 0; mask && (mask & 1) == 0; ++retval) + mask >>= 1; + + return retval; +} + /* Debugging of hardware breakpoint/watchpoint support. */ extern int debug_hw_points; @@ -383,8 +421,8 @@ fprintf (stderr, "\tWATCHPOINTs:\n"); for (i = 0; i < aarch64_num_wp_regs; i++) - fprintf (stderr, "\tWP%d: addr=0x%s, ctrl=0x%08x, ref.count=%d\n", - i, paddress (state->dr_addr_wp[i]), + fprintf (stderr, "\tWP%d: addr=0x%s (orig=0x%s), ctrl=0x%08x, ref.count=%d\n", + i, paddress (state->dr_addr_wp[i]), paddress (state->dr_addr_orig_wp[i]), state->dr_ctrl_wp[i], state->dr_ref_count_wp[i]); } @@ -422,27 +460,27 @@ /* Utility function that returns the length in bytes of a watchpoint according to the content of a hardware debug control register CTRL. - Note that the kernel currently only supports the following Byte - Address Select (BAS) values: 0x1, 0x3, 0xf and 0xff, which means - that for a hardware watchpoint, its valid length can only be 1 - byte, 2 bytes, 4 bytes or 8 bytes. */ + Any contiguous range of bytes in CTRL is supported. The returned + value can be between 0..8 (inclusive). */ static inline unsigned int aarch64_watchpoint_length (unsigned int ctrl) { - switch (DR_CONTROL_LENGTH (ctrl)) - { - case 0x01: - return 1; - case 0x03: - return 2; - case 0x0f: - return 4; - case 0xff: - return 8; - default: - return 0; - } + uint8_t mask = DR_CONTROL_MASK (ctrl); + unsigned retval; + + /* Shift out bottom zeros. */ + mask >>= aarch64_watchpoint_offset (ctrl); + + /* Count bottom ones. */ + for (retval = 0; (mask & 1) != 0; ++retval) + mask >>= 1; + + if (mask != 0) + error (_("Unexpected hardware watchpoint length register value 0x%x"), + DR_CONTROL_MASK (ctrl)); + + return retval; } /* Given the hardware breakpoint or watchpoint type TYPE and its @@ -450,14 +488,17 @@ breakpoint/watchpoint control register. */ static unsigned int -aarch64_point_encode_ctrl_reg (enum target_point_type type, int len) +aarch64_point_encode_ctrl_reg (enum target_point_type type, int offset, int len) { unsigned int ctrl; + gdb_assert (offset == 0 || kernel_supports_any_contiguous_range); + gdb_assert (offset + len <= AARCH64_HWP_MAX_LEN_PER_REG); + /* type */ ctrl = type << 3; - /* length bitmask */ - ctrl |= ((1 << len) - 1) << 5; + /* offset and length bitmask */ + ctrl |= ((1 << len) - 1) << (5 + offset); /* enabled at el0 */ ctrl |= (2 << 1) | 1; @@ -486,17 +527,23 @@ if (addr & (alignment - 1)) return 0; - if (len != 8 && len != 4 && len != 2 && len != 1) + if ((!kernel_supports_any_contiguous_range + && len != 8 && len != 4 && len != 2 && len != 1) + || (kernel_supports_any_contiguous_range + && (len < 1 || len > 8))) return 0; return 1; } /* Given the (potentially unaligned) watchpoint address in ADDR and - length in LEN, return the aligned address and aligned length in - *ALIGNED_ADDR_P and *ALIGNED_LEN_P, respectively. The returned - aligned address and length will be valid to be written to the - hardware watchpoint value and control registers. See the comment + length in LEN, return the aligned address, offset from that base + address, and aligned length in *ALIGNED_ADDR_P, *ALIGNED_OFFSET_P + and *ALIGNED_LEN_P, respectively. The returned values will be + valid values to write to the hardware watchpoint value and control + registers. + + See the comment above aarch64_point_is_aligned for the information about the alignment requirement. The given watchpoint may get truncated if more than one hardware register is needed to cover the watched @@ -533,11 +580,12 @@ static void aarch64_align_watchpoint (CORE_ADDR addr, int len, CORE_ADDR *aligned_addr_p, - int *aligned_len_p, CORE_ADDR *next_addr_p, - int *next_len_p) + int *aligned_offset_p, int *aligned_len_p, + CORE_ADDR *next_addr_p, int *next_len_p, + CORE_ADDR *next_addr_orig_p) { int aligned_len; - unsigned int offset; + unsigned int offset, aligned_offset; CORE_ADDR aligned_addr; const unsigned int alignment = AARCH64_HWP_ALIGNMENT; const unsigned int max_wp_len = AARCH64_HWP_MAX_LEN_PER_REG; @@ -548,10 +596,12 @@ if (len <= 0) return; - /* Address to be put into the hardware watchpoint value register - must be aligned. */ + /* The address put into the hardware watchpoint value register must + be aligned. */ offset = addr & (alignment - 1); aligned_addr = addr - offset; + aligned_offset + = kernel_supports_any_contiguous_range ? addr & (alignment - 1) : 0; gdb_assert (offset >= 0 && offset < alignment); gdb_assert (aligned_addr >= 0 && aligned_addr <= addr); @@ -559,9 +609,10 @@ if (offset + len >= max_wp_len) { - /* Need more than one watchpoint registers; truncate it at the + /* Need more than one watchpoint register; truncate at the alignment boundary. */ - aligned_len = max_wp_len; + aligned_len + = max_wp_len - (kernel_supports_any_contiguous_range ? offset : 0); len -= (max_wp_len - offset); addr += (max_wp_len - offset); gdb_assert ((addr & (alignment - 1)) == 0); @@ -574,26 +625,96 @@ aligned_len_array[AARCH64_HWP_MAX_LEN_PER_REG] = { 1, 2, 4, 4, 8, 8, 8, 8 }; - aligned_len = aligned_len_array[offset + len - 1]; + aligned_len = (kernel_supports_any_contiguous_range + ? len : aligned_len_array[offset + len - 1]); addr += len; len = 0; } if (aligned_addr_p != NULL) *aligned_addr_p = aligned_addr; + if (aligned_offset_p) + *aligned_offset_p = aligned_offset; if (aligned_len_p != NULL) *aligned_len_p = aligned_len; if (next_addr_p != NULL) *next_addr_p = addr; if (next_len_p != NULL) *next_len_p = len; + if (next_addr_orig_p) + *next_addr_orig_p = align_down (*next_addr_orig_p + alignment, alignment); +} + +/* Reconfigure STATE to be compatible with Linux kernels with the PR + external/20207 bug. This is called when + KERNEL_SUPPORTS_ANY_CONTIGUOUS_RANGE transitions to false. Note we + don't try to support combining watchpoints with matching (and thus + shared) masks, as it's too late when we get here. On buggy + kernels, GDB will try to first setup the perfect matching ranges, + which will run out of registers before this function can merge + them. It doesn't look like worth the effort to improve that, given + eventually buggy kernels will be phased out. */ + +static void aarch64_notify_debug_reg_change (const struct aarch64_debug_reg_state *state, int is_watchpoint, unsigned int idx); + +static void +aarch64_downgrade_regs (struct aarch64_debug_reg_state *state) +{ + int i; + + for (i = 0; i < aarch64_num_wp_regs; ++i) + if ((state->dr_ctrl_wp[i] & 1) != 0) + { + uint8_t mask_orig; + static const uint8_t old_valid[] = { 0x01, 0x03, 0x0f, 0xff }; + int old_validi; + uint8_t mask = 0; + int j; + + gdb_assert (state->dr_ref_count_wp[i] != 0); + mask_orig = (state->dr_ctrl_wp[i] >> 5) & 0xff; + gdb_assert (mask_orig != 0); + for (old_validi = 0; old_validi < sizeof(old_valid) / sizeof (*old_valid); old_validi++) { + const uint8_t old_mask = old_valid[old_validi]; + if (mask_orig <= old_mask) + { + mask = old_mask; + break; + } + } + gdb_assert (mask != 0); + + /* No update needed for this watchpoint? */ + if (mask == mask_orig) + continue; + state->dr_ctrl_wp[i] |= mask << 5; + state->dr_addr_wp[i] + = align_down (state->dr_addr_wp[i], AARCH64_HWP_ALIGNMENT); + + /* Try to match duplicate entries. */ + for (j = 0; j < i; ++j) + if ((state->dr_ctrl_wp[j] & 1) != 0 + && state->dr_addr_wp[j] == state->dr_addr_wp[i] + && state->dr_addr_orig_wp[j] == state->dr_addr_orig_wp[i] + && state->dr_ctrl_wp[j] == state->dr_ctrl_wp[i]) + { + state->dr_ref_count_wp[j] += state->dr_ref_count_wp[i]; + state->dr_ref_count_wp[i] = 0; + state->dr_addr_wp[i] = 0; + state->dr_addr_orig_wp[i] = 0; + state->dr_ctrl_wp[i] &= ~1; + break; + } + + aarch64_notify_debug_reg_change (state, 1 /* is_watchpoint */, i); + } } /* Call ptrace to set the thread TID's hardware breakpoint/watchpoint registers with data from *STATE. */ static void -aarch64_linux_set_debug_regs (const struct aarch64_debug_reg_state *state, +aarch64_linux_set_debug_regs (struct aarch64_debug_reg_state *state, int tid, int watchpoint) { int i, count; @@ -621,7 +742,18 @@ if (ptrace (PTRACE_SETREGSET, tid, watchpoint ? NT_ARM_HW_WATCH : NT_ARM_HW_BREAK, (void *) &iov)) - error (_("Unexpected error setting hardware debug registers")); + { + /* Handle Linux kernels with the PR external/20207 bug. */ + if (watchpoint && errno == EINVAL + && kernel_supports_any_contiguous_range) + { + kernel_supports_any_contiguous_range = 0; + aarch64_downgrade_regs (state); + aarch64_linux_set_debug_regs (state, tid, watchpoint); + return; + } + error (_("Unexpected error setting hardware debug registers")); + } } struct aarch64_dr_update_callback_param @@ -750,11 +882,12 @@ static int aarch64_dr_state_insert_one_point (struct aarch64_debug_reg_state *state, enum target_point_type type, - CORE_ADDR addr, int len) + CORE_ADDR addr, int offset, int len, + CORE_ADDR addr_orig) { int i, idx, num_regs, is_watchpoint; unsigned int ctrl, *dr_ctrl_p, *dr_ref_count; - CORE_ADDR *dr_addr_p; + CORE_ADDR *dr_addr_p, *dr_addr_orig_p; /* Set up state pointers. */ is_watchpoint = (type != hw_execute); @@ -763,6 +896,7 @@ { num_regs = aarch64_num_wp_regs; dr_addr_p = state->dr_addr_wp; + dr_addr_orig_p = state->dr_addr_orig_wp; dr_ctrl_p = state->dr_ctrl_wp; dr_ref_count = state->dr_ref_count_wp; } @@ -770,11 +904,12 @@ { num_regs = aarch64_num_bp_regs; dr_addr_p = state->dr_addr_bp; + dr_addr_orig_p = NULL; dr_ctrl_p = state->dr_ctrl_bp; dr_ref_count = state->dr_ref_count_bp; } - ctrl = aarch64_point_encode_ctrl_reg (type, len); + ctrl = aarch64_point_encode_ctrl_reg (type, offset, len); /* Find an existing or free register in our cache. */ idx = -1; @@ -786,7 +921,9 @@ idx = i; /* no break; continue hunting for an exising one. */ } - else if (dr_addr_p[i] == addr && dr_ctrl_p[i] == ctrl) + else if (dr_addr_p[i] == addr + && (dr_addr_orig_p == NULL || dr_addr_orig_p[i] == addr_orig) + && dr_ctrl_p[i] == ctrl) { gdb_assert (dr_ref_count[i] != 0); idx = i; @@ -803,6 +940,8 @@ { /* new entry */ dr_addr_p[idx] = addr; + if (dr_addr_orig_p != NULL) + dr_addr_orig_p[idx] = addr_orig; dr_ctrl_p[idx] = ctrl; dr_ref_count[idx] = 1; /* Notify the change. */ @@ -823,11 +962,12 @@ static int aarch64_dr_state_remove_one_point (struct aarch64_debug_reg_state *state, enum target_point_type type, - CORE_ADDR addr, int len) + CORE_ADDR addr, int offset, int len, + CORE_ADDR addr_orig) { int i, num_regs, is_watchpoint; unsigned int ctrl, *dr_ctrl_p, *dr_ref_count; - CORE_ADDR *dr_addr_p; + CORE_ADDR *dr_addr_p, *dr_addr_orig_p; /* Set up state pointers. */ is_watchpoint = (type != hw_execute); @@ -836,6 +976,7 @@ { num_regs = aarch64_num_wp_regs; dr_addr_p = state->dr_addr_wp; + dr_addr_orig_p = state->dr_addr_orig_wp; dr_ctrl_p = state->dr_ctrl_wp; dr_ref_count = state->dr_ref_count_wp; } @@ -843,15 +984,18 @@ { num_regs = aarch64_num_bp_regs; dr_addr_p = state->dr_addr_bp; + dr_addr_orig_p = NULL; dr_ctrl_p = state->dr_ctrl_bp; dr_ref_count = state->dr_ref_count_bp; } - ctrl = aarch64_point_encode_ctrl_reg (type, len); + ctrl = aarch64_point_encode_ctrl_reg (type, offset, len); /* Find the entry that matches the ADDR and CTRL. */ for (i = 0; i < num_regs; ++i) - if (dr_addr_p[i] == addr && dr_ctrl_p[i] == ctrl) + if (dr_addr_p[i] == addr + && (dr_addr_orig_p == NULL || dr_addr_orig_p[i] == addr_orig) + && dr_ctrl_p[i] == ctrl) { gdb_assert (dr_ref_count[i] != 0); break; @@ -867,6 +1011,8 @@ /* Clear the enable bit. */ ctrl &= ~1; dr_addr_p[i] = 0; + if (dr_addr_orig_p != NULL) + dr_addr_orig_p[i] = 0; dr_ctrl_p[i] = ctrl; /* Notify the change. */ aarch64_notify_debug_reg_change (state, is_watchpoint, i); @@ -889,9 +1035,9 @@ state = aarch64_get_debug_reg_state (); if (is_insert) - return aarch64_dr_state_insert_one_point (state, type, addr, len); + return aarch64_dr_state_insert_one_point (state, type, addr, 0, len, -1); else - return aarch64_dr_state_remove_one_point (state, type, addr, len); + return aarch64_dr_state_remove_one_point (state, type, addr, 0, len, -1); } /* This is essentially the same as aarch64_handle_breakpoint, apart @@ -906,9 +1052,9 @@ state = aarch64_get_debug_reg_state (); if (is_insert) - return aarch64_dr_state_insert_one_point (state, type, addr, len); + return aarch64_dr_state_insert_one_point (state, type, addr, 0, len, addr); else - return aarch64_dr_state_remove_one_point (state, type, addr, len); + return aarch64_dr_state_remove_one_point (state, type, addr, 0, len, addr); } /* Insert/remove unaligned watchpoint by calling @@ -924,29 +1070,41 @@ { struct aarch64_debug_reg_state *state = aarch64_get_debug_reg_state (); + CORE_ADDR addr_orig = addr; while (len > 0) { CORE_ADDR aligned_addr; - int aligned_len, ret; + int aligned_offset, aligned_len, ret; + CORE_ADDR addr_orig_next = addr_orig; - aarch64_align_watchpoint (addr, len, &aligned_addr, &aligned_len, - &addr, &len); + aarch64_align_watchpoint (addr, len, &aligned_addr, &aligned_offset, + &aligned_len, &addr, &len, &addr_orig_next); if (is_insert) ret = aarch64_dr_state_insert_one_point (state, type, aligned_addr, - aligned_len); + aligned_offset, + aligned_len, addr_orig); else ret = aarch64_dr_state_remove_one_point (state, type, aligned_addr, - aligned_len); + aligned_offset, + aligned_len, addr_orig); if (debug_hw_points) fprintf (stderr, "handle_unaligned_watchpoint: is_insert: %d\n" " aligned_addr: 0x%s, aligned_len: %d\n" - " next_addr: 0x%s, next_len: %d\n", - is_insert, paddress (aligned_addr), aligned_len, - paddress (addr), len); + " addr_orig: %s\n" + " " + " next_addr: %s, next_len: %d\n" + " " + " addr_orig_next: %s\n", + is_insert, paddress (aligned_addr), + aligned_len, paddress (addr_orig), + paddress (addr), len, + paddress (addr_orig_next)); + + addr_orig = addr_orig_next; if (ret != 0) return ret; @@ -1065,14 +1223,39 @@ state = aarch64_get_debug_reg_state (); for (i = aarch64_num_wp_regs - 1; i >= 0; --i) { + const unsigned int offset + = aarch64_watchpoint_offset (state->dr_ctrl_wp[i]); const unsigned int len = aarch64_watchpoint_length (state->dr_ctrl_wp[i]); const CORE_ADDR addr_trap = (CORE_ADDR) siginfo.si_addr; - const CORE_ADDR addr_watch = state->dr_addr_wp[i]; + const CORE_ADDR addr_watch = state->dr_addr_wp[i] + offset; + const CORE_ADDR addr_watch_aligned = align_down (state->dr_addr_wp[i], 8); + const CORE_ADDR addr_orig = state->dr_addr_orig_wp[i]; + if (state->dr_ref_count_wp[i] && DR_CONTROL_ENABLED (state->dr_ctrl_wp[i]) - && addr_trap >= addr_watch + && addr_trap >= addr_watch_aligned && addr_trap < addr_watch + len) - return addr_trap; + { + /* ADDR_TRAP reports the first address of the memory range + accessed by the CPU, regardless of what was the memory + range watched. Thus, a large CPU access that straddles + the ADDR_WATCH..ADDR_WATCH+LEN range may result in an + ADDR_TRAP that is lower than the + ADDR_WATCH..ADDR_WATCH+LEN range. E.g.: + + addr: | 4 | 5 | 6 | 7 | 8 | + |---- range watched ----| + |----------- range accessed ------------| + + In this case, ADDR_TRAP will be 4. + + To match a watchpoint known to GDB core, we must never + report *ADDR_P outside of any ADDR_WATCH..ADDR_WATCH+LEN + range. ADDR_WATCH <= ADDR_TRAP < ADDR_ORIG is a false + positive on kernels older than 4.10. See PR + external/20207. */ + return addr_orig; + } } return (CORE_ADDR) 0; Index: gdb-7.6.1/gdb/testsuite/gdb.base/watchpoint-unaligned.c =================================================================== --- /dev/null 1970-01-01 00:00:00.000000000 +0000 +++ gdb-7.6.1/gdb/testsuite/gdb.base/watchpoint-unaligned.c 2018-05-05 17:12:49.571781890 +0200 @@ -0,0 +1,96 @@ +/* This testcase is part of GDB, the GNU debugger. + + Copyright 2017-2018 Free Software Foundation, Inc. + + This program is free software; you can redistribute it and/or modify + it under the terms of the GNU General Public License as published by + the Free Software Foundation; either version 3 of the License, or + (at your option) any later version. + + This program is distributed in the hope that it will be useful, + but WITHOUT ANY WARRANTY; without even the implied warranty of + MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + GNU General Public License for more details. + + You should have received a copy of the GNU General Public License + along with this program. If not, see . */ + +#include +#include + +static int again; + +static volatile struct +{ + uint64_t alignment; + union + { + uint64_t size8[1]; + uint32_t size4[2]; + uint16_t size2[4]; + uint8_t size1[8]; + uint64_t size8twice[2]; + } + u; +} data; + +static int size = 0; +static int offset; + +static void +write_size8twice (void) +{ + static const uint64_t first = 1; + static const uint64_t second = 2; + +#ifdef __aarch64__ + asm volatile ("stp %1, %2, [%0]" + : /* output */ + : "r" (data.u.size8twice), "r" (first), "r" (second) /* input */ + : "memory" /* clobber */); +#else + data.u.size8twice[0] = first; + data.u.size8twice[1] = second; +#endif +} + +int +main (void) +{ + volatile uint64_t local; + + assert (sizeof (data) == 8 + 2 * 8); + + write_size8twice (); + + while (size) + { + switch (size) + { +/* __s390x__ also defines __s390__ */ +#ifdef __s390__ +# define ACCESS(var) var = ~var +#else +# define ACCESS(var) local = var +#endif + case 8: + ACCESS (data.u.size8[offset]); + break; + case 4: + ACCESS (data.u.size4[offset]); + break; + case 2: + ACCESS (data.u.size2[offset]); + break; + case 1: + ACCESS (data.u.size1[offset]); + break; +#undef ACCESS + default: + assert (0); + } + size = 0; + size = size; /* start_again */ + } + return 0; /* final_return */ +} Index: gdb-7.6.1/gdb/testsuite/gdb.base/watchpoint-unaligned.exp =================================================================== --- /dev/null 1970-01-01 00:00:00.000000000 +0000 +++ gdb-7.6.1/gdb/testsuite/gdb.base/watchpoint-unaligned.exp 2018-05-05 17:12:49.571781890 +0200 @@ -0,0 +1,184 @@ +# Copyright 2017-2018 Free Software Foundation, Inc. +# +# This program is free software; you can redistribute it and/or modify +# it under the terms of the GNU General Public License as published by +# the Free Software Foundation; either version 3 of the License, or +# (at your option) any later version. +# +# This program is distributed in the hope that it will be useful, +# but WITHOUT ANY WARRANTY; without even the implied warranty of +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the +# GNU General Public License for more details. +# +# You should have received a copy of the GNU General Public License +# along with this program. If not, see . +# +# This file is part of the gdb testsuite. + +# Test inserting read watchpoints on unaligned addresses. + +standard_testfile +if { [prepare_for_testing ${testfile}.exp ${testfile} ${srcfile}] } { + return -1 +} + +if ![runto_main] { + untested "could not run to main" + return -1 +} + +gdb_breakpoint [gdb_get_line_number "start_again"] "Breakpoint $decimal at $hex" "start_again" + +set sizes {1 2 4 8} +array set alignedend {1 1 2 2 3 4 4 4 5 8 6 8 7 8 8 8} + +set rwatch "rwatch" +set rwatch_exp "Hardware read watchpoint" +if {[istarget "s390*-*-*"]} { + # Target does not support this type of hardware watchpoint." + set rwatch "watch" + set rwatch_exp "Hardware watchpoint" +} + +foreach wpsize $sizes { + for {set wpoffset 0} {$wpoffset < 8 / $wpsize} {incr wpoffset} { + set wpstart [expr $wpoffset * $wpsize] + set wpend [expr ($wpoffset + 1) * $wpsize] + set wpendaligned $alignedend($wpend) + foreach rdsize $sizes { + for {set rdoffset 0} {$rdoffset < 8 / $rdsize} {incr rdoffset} { + set rdstart [expr $rdoffset * $rdsize] + set rdend [expr ($rdoffset + 1) * $rdsize] + set expect_hit [expr max ($wpstart, $rdstart) < min ($wpend, $rdend)] + set test "$rwatch data.u.size$wpsize\[$wpoffset\]" + set wpnum "" + gdb_test_multiple $test $test { + -re "$rwatch_exp (\[0-9\]+): .*\r\n$gdb_prompt $" { + set wpnum $expect_out(1,string) + } + -re "Expression cannot be implemented with read/access watchpoint.\r\n$gdb_prompt $" { + if {$wpsize == 8 && [istarget "arm*-*-*"]} { + untested $test + continue + } + fail $test + } + } + gdb_test_no_output "set variable size = $rdsize" "" + gdb_test_no_output "set variable offset = $rdoffset" "" + set test "continue" + set got_hit 0 + gdb_test_multiple $test $test { + -re "$rwatch_exp $wpnum:.*alue = .*\r\n$gdb_prompt $" { + set got_hit 1 + send_gdb "continue\n" + exp_continue + } + -re " start_again .*\r\n$gdb_prompt $" { + } + } + gdb_test_no_output "delete $wpnum" "" + set test "wp(size=$wpsize offset=$wpoffset) rd(size=$rdsize offset=$rdoffset) expect=$expect_hit" + if {$expect_hit == $got_hit} { + pass $test + } else { + # We do not know if we run on a fixed Linux kernel + # or not. Report XFAIL only in the FAIL case. + if {$expect_hit == 0 && $rdstart < $wpendaligned} { + setup_xfail external/20207 "aarch64*-*-linux*" + } + if {!$expect_hit && [expr max ($wpstart / 8, $rdstart / 8) < min (($wpend + 7) / 8, ($rdend + 7) / 8)]} { + setup_xfail breakpoints/23131 "powerpc*-*-*" + } + fail $test + } + } + } + } +} + +foreach wpcount {4 7} { + array set wpoffset_to_wpnum {} + for {set wpoffset 1} {$wpoffset <= $wpcount} {incr wpoffset} { + set test "$rwatch data.u.size1\[$wpoffset\]" + set wpnum "" + gdb_test_multiple $test $test { + -re "$rwatch_exp (\[0-9\]+): .*\r\n$gdb_prompt $" { + set wpoffset_to_wpnum($wpoffset) $expect_out(1,string) + } + -re "There are not enough available hardware resources for this watchpoint.\r\n$gdb_prompt $" { + if {$wpoffset > 1} { + setup_xfail breakpoints/23131 "powerpc*-*-*" + setup_xfail breakpoints/23131 "arm*-*-*" + } + fail $test + set wpoffset_to_wpnum($wpoffset) 0 + } + } + } + gdb_test_no_output "set variable size = 1" "" + gdb_test_no_output "set variable offset = 1" "" + set test "continue" + set got_hit 0 + gdb_test_multiple $test $test { + -re "\r\nCould not insert hardware watchpoint .*\r\n$gdb_prompt $" { + } + -re "$rwatch_exp $wpoffset_to_wpnum(1):.*alue = .*\r\n$gdb_prompt $" { + set got_hit 1 + send_gdb "continue\n" + exp_continue + } + -re " start_again .*\r\n$gdb_prompt $" { + } + } + for {set wpoffset 1} {$wpoffset <= $wpcount} {incr wpoffset} { + if {$wpoffset_to_wpnum($wpoffset)} { + gdb_test_no_output "delete $wpoffset_to_wpnum($wpoffset)" "" + } + } + set test "wpcount($wpcount)" + if {!$wpoffset_to_wpnum([expr $wpcount - 1])} { + untested $test + continue + } + if {$wpcount > 4} { + if {![istarget "s390*-*-*"]} { + setup_kfail tdep/22389 *-*-* + } + } + gdb_assert $got_hit $test +} + +if ![runto_main] { + return -1 +} +gdb_breakpoint [gdb_get_line_number "final_return"] "Breakpoint $decimal at $hex" "final_return" +set test {watch data.u.size8twice[1]} +set wpnum "" +gdb_test_multiple $test $test { + -re "Hardware watchpoint (\[0-9\]+): .*\r\n$gdb_prompt $" { + set wpnum $expect_out(1,string) + } + -re "Watchpoint (\[0-9\]+): .*\r\n$gdb_prompt $" { + if {[istarget "arm*-*-*"]} { + untested $test + set wpnum 0 + } + } +} +if {$wpnum} { + set test "continue" + set got_hit 0 + gdb_test_multiple $test $test { + -re "\r\nCould not insert hardware watchpoint .*\r\n$gdb_prompt $" { + } + -re "Hardware watchpoint $wpnum:.*New value = .*\r\n$gdb_prompt $" { + set got_hit 1 + send_gdb "continue\n" + exp_continue + } + -re " final_return .*\r\n$gdb_prompt $" { + } + } + gdb_assert $got_hit "size8twice write" +} Index: gdb-7.6.1/gdb/utils.c =================================================================== --- gdb-7.6.1.orig/gdb/utils.c 2018-05-05 17:12:47.002758937 +0200 +++ gdb-7.6.1/gdb/utils.c 2018-05-05 17:12:49.571781890 +0200 @@ -3316,22 +3316,6 @@ return xstrdup (filename); } -ULONGEST -align_up (ULONGEST v, int n) -{ - /* Check that N is really a power of two. */ - gdb_assert (n && (n & (n-1)) == 0); - return (v + n - 1) & -n; -} - -ULONGEST -align_down (ULONGEST v, int n) -{ - /* Check that N is really a power of two. */ - gdb_assert (n && (n & (n-1)) == 0); - return (v & -n); -} - /* Allocation function for the libiberty hash table which uses an obstack. The obstack is passed as DATA. */ Index: gdb-7.6.1/gdb/utils.h =================================================================== --- gdb-7.6.1.orig/gdb/utils.h 2018-05-05 17:12:47.002758937 +0200 +++ gdb-7.6.1/gdb/utils.h 2018-05-05 17:12:49.572781899 +0200 @@ -346,38 +346,6 @@ extern int myread (int, char *, int); -/* Ensure that V is aligned to an N byte boundary (B's assumed to be a - power of 2). Round up/down when necessary. Examples of correct - use include: - - addr = align_up (addr, 8); -- VALUE needs 8 byte alignment - write_memory (addr, value, len); - addr += len; - - and: - - sp = align_down (sp - len, 16); -- Keep SP 16 byte aligned - write_memory (sp, value, len); - - Note that uses such as: - - write_memory (addr, value, len); - addr += align_up (len, 8); - - and: - - sp -= align_up (len, 8); - write_memory (sp, value, len); - - are typically not correct as they don't ensure that the address (SP - or ADDR) is correctly aligned (relying on previous alignment to - keep things right). This is also why the methods are called - "align_..." instead of "round_..." as the latter reads better with - this incorrect coding style. */ - -extern ULONGEST align_up (ULONGEST v, int n); -extern ULONGEST align_down (ULONGEST v, int n); - extern struct cleanup *make_cleanup_restore_selected_frame (void); #endif /* UTILS_H */ Index: gdb-7.6.1/gdb/testsuite/lib/gdb.exp =================================================================== --- gdb-7.6.1.orig/gdb/testsuite/lib/gdb.exp 2018-05-05 17:12:47.001758928 +0200 +++ gdb-7.6.1/gdb/testsuite/lib/gdb.exp 2018-05-05 17:13:20.200055570 +0200 @@ -1209,6 +1209,26 @@ } } +# Issue a PASS and return true if evaluating CONDITION in the caller's +# frame returns true, and issue a FAIL and return false otherwise. +# MESSAGE is the pass/fail message to be printed. If MESSAGE is +# omitted or is empty, then the pass/fail messages use the condition +# string as the message. + +proc gdb_assert { condition {message ""} } { + if { $message == ""} { + set message $condition + } + + set res [uplevel 1 expr $condition] + if {!$res} { + fail $message + } else { + pass $message + } + return $res +} + proc gdb_reinitialize_dir { subdir } { global gdb_prompt