Blame SOURCES/gdb-rhbz1870017-p10-plt-prologue-skipping.patch

71c2a4
From FEDORA_PATCHES Mon Sep 17 00:00:00 2001
71c2a4
From: Carl Love <cel@us.ibm.com>
71c2a4
Date: Thu, 29 Apr 2021 17:19:13 -0500
71c2a4
Subject: gdb-rhbz1870017-p10-plt-prologue-skipping.patch
71c2a4
71c2a4
;; Backport "Add Power 10 PLT instruction patterns"
71c2a4
;; (Carl Love, RHBZ 1870017)
71c2a4
71c2a4
gdb/ChangeLog:
71c2a4
71c2a4
2021-06-07  Carl Love  <cel@us.ibm.com>
71c2a4
71c2a4
	* ppc-tdep.h (ppc_insn_prefix_dform): Declare.
71c2a4
	* ppc64-tdep.c(insn_md, insn_x, insn_xo): New macros.
71c2a4
	(ppc64_plt_pcrel_entry_point, ppc64_pcrel_linkage1_target,
71c2a4
	ppc64_pcrel_linkage2_target): New functions.
71c2a4
	(ppc64_standard_linkage9, ppc64_standard_linkage10,
71c2a4
	ppc64_standard_linkage11, ppc64_standard_linkage12): New ppc
71c2a4
	instruction patterns.
71c2a4
	(ppc64_standard_linkage9, ppc64_standard_linkage10,
71c2a4
	ppc64_standard_linkage11, ppc64_standard_linkage12): New variables
71c2a4
	in define MAX expression.
71c2a4
	(ppc64_skip_trampoline_code_1): Handle ppc64_standard_linkage9,
71c2a4
	ppc64_standard_linkage10, ppc64_standard_linkage11,
71c2a4
	ppc64_standard_linkage12.
71c2a4
	* (ppc_insn_prefix_dform): New function.
71c2a4
71c2a4
diff --git a/gdb/ppc-tdep.h b/gdb/ppc-tdep.h
71c2a4
--- a/gdb/ppc-tdep.h
71c2a4
+++ b/gdb/ppc-tdep.h
71c2a4
@@ -426,6 +426,8 @@ extern int ppc_insns_match_pattern (struct frame_info *frame, CORE_ADDR pc,
71c2a4
 extern CORE_ADDR ppc_insn_d_field (unsigned int insn);
71c2a4
 
71c2a4
 extern CORE_ADDR ppc_insn_ds_field (unsigned int insn);
71c2a4
+extern CORE_ADDR ppc_insn_prefix_dform (unsigned int insn1,
71c2a4
+					unsigned int insn2);
71c2a4
 
71c2a4
 extern int ppc_process_record (struct gdbarch *gdbarch,
71c2a4
 			       struct regcache *regcache, CORE_ADDR addr);
71c2a4
diff --git a/gdb/ppc64-tdep.c b/gdb/ppc64-tdep.c
71c2a4
--- a/gdb/ppc64-tdep.c
71c2a4
+++ b/gdb/ppc64-tdep.c
71c2a4
@@ -49,6 +49,38 @@
71c2a4
    | (((unsigned (spr)) & 0x3e0) << 6)                     \
71c2a4
    | (((unsigned (xo)) & 0x3ff) << 1))
71c2a4
 
71c2a4
+#define prefix(a, b, R, do)				   \
71c2a4
+  (((0x1) << 26)					   \
71c2a4
+   | (((unsigned (a)) & 0x3) << 24)			   \
71c2a4
+   | (((unsigned (b)) & 0x1) << 23)			   \
71c2a4
+   | (((unsigned (R)) & 0x1) << 20)			   \
71c2a4
+   | ((unsigned (do)) & 0x3ffff))
71c2a4
+
71c2a4
+#define insn_md(opcd, ra, rs, sh, me, rc)	       	   \
71c2a4
+  ((((unsigned (opcd)) & 0x3f) << 26)			   \
71c2a4
+   | (((unsigned (rs)) & 0x1f) << 21)			   \
71c2a4
+   | (((unsigned (ra)) & 0x1f) << 16)			   \
71c2a4
+   | (((unsigned (sh)) & 0x3e) << 11)			   \
71c2a4
+   | (((unsigned (me)) & 0x3f) << 25)			   \
71c2a4
+   | (((unsigned (sh)) & 0x1)  << 1)			   \
71c2a4
+   | ((unsigned (rc)) & 0x1))
71c2a4
+
71c2a4
+#define insn_x(opcd, rt, ra, rb, opc2)			   \
71c2a4
+  ((((unsigned (opcd)) & 0x3f) << 26)			   \
71c2a4
+   | (((unsigned (rt)) & 0x1f) << 21)			   \
71c2a4
+   | (((unsigned (ra)) & 0x1f) << 16)			   \
71c2a4
+   | (((unsigned (rb)) & 0x3e) << 11)			   \
71c2a4
+   | (((unsigned (opc2)) & 0x3FF) << 1))
71c2a4
+
71c2a4
+#define insn_xo(opcd, rt, ra, rb, oe, rc, opc2)		   \
71c2a4
+  ((((unsigned (opcd)) & 0x3f) << 26)			   \
71c2a4
+   | (((unsigned (rt)) & 0x1f) << 21)			   \
71c2a4
+   | (((unsigned (ra)) & 0x1f) << 16)			   \
71c2a4
+   | (((unsigned (rb)) & 0x3e) << 11)			   \
71c2a4
+   | (((unsigned (oe)) & 0x1) << 10)			   \
71c2a4
+   | (((unsigned (opc2)) & 0x1FF) << 1)			   \
71c2a4
+   | (((unsigned (rc)))))
71c2a4
+
71c2a4
 /* PLT_OFF is the TOC-relative offset of a 64-bit PowerPC PLT entry.
71c2a4
    Return the function's entry point.  */
71c2a4
 
71c2a4
@@ -75,6 +107,18 @@ ppc64_plt_entry_point (struct frame_info *frame, CORE_ADDR plt_off)
71c2a4
   return read_memory_unsigned_integer (tocp + plt_off, 8, byte_order);
71c2a4
 }
71c2a4
 
71c2a4
+static CORE_ADDR
71c2a4
+ppc64_plt_pcrel_entry_point (struct frame_info *frame, CORE_ADDR plt_off,
71c2a4
+			     CORE_ADDR pc)
71c2a4
+{
71c2a4
+  struct gdbarch *gdbarch = get_frame_arch (frame);
71c2a4
+  enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
71c2a4
+
71c2a4
+  /* Execution direction doesn't matter, entry is pc + plt_off either way.
71c2a4
+     The first word of the PLT entry is the function entry point.  */
71c2a4
+  return read_memory_unsigned_integer (pc + plt_off, 8, byte_order);
71c2a4
+}
71c2a4
+
71c2a4
 /* Patterns for the standard linkage functions.  These are built by
71c2a4
    build_plt_stub in bfd/elf64-ppc.c.  */
71c2a4
 
71c2a4
@@ -342,6 +386,110 @@ static const struct ppc_insn_pattern ppc64_standard_linkage8[] =
71c2a4
     { 0, 0, 0 }
71c2a4
   };
71c2a4
 
71c2a4
+/* Power 10 ELFv2 PLT call stubs */
71c2a4
+static const struct ppc_insn_pattern ppc64_standard_linkage9[] =
71c2a4
+  {
71c2a4
+    /* std   %r2,0+40(%r1)   <optional> */
71c2a4
+    { insn_ds (-1, -1, -1, 0, 1), insn_ds (62, 2, 1, 40, 0), 1 },
71c2a4
+
71c2a4
+    /* pld r12, <any> */
71c2a4
+    { prefix (-1, -1, 1, 0), prefix (0, 0, 1, 0), 0 },
71c2a4
+    { insn_d (-1, -1, -1, 0), insn_d (57, 12, 0, 0), 0 },
71c2a4
+
71c2a4
+    /* mtctr r12  */
71c2a4
+    { insn_xfx (-1, -1, -1, -1), insn_xfx (31, 12, 9, 467), 0 },
71c2a4
+
71c2a4
+    /* bctr   */
71c2a4
+    { (unsigned) -1, 0x4e800420, 0 },
71c2a4
+
71c2a4
+    { 0, 0, 0 }
71c2a4
+  };
71c2a4
+
71c2a4
+static const struct ppc_insn_pattern ppc64_standard_linkage10[] =
71c2a4
+  {
71c2a4
+    /* std   %r2,0+40(%r1)    <optional> */
71c2a4
+    { insn_ds (-1, -1, -1, 0, 1), insn_ds (62, 2, 1, 40, 0), 1 },
71c2a4
+
71c2a4
+    /* paddi r12,<any> */
71c2a4
+    { prefix (-1, -1, 1, 0), prefix (2, 0, 1, 0), 0 },
71c2a4
+    { insn_d (-1, -1, -1, 0), insn_d (14, 12, 0, 0), 0 },
71c2a4
+
71c2a4
+    /* mtctr r12  <optional> */
71c2a4
+    { insn_xfx (-1, -1, -1, -1), insn_xfx (31, 12, 9, 467), 0 },
71c2a4
+
71c2a4
+    /* bctr   */
71c2a4
+    { (unsigned) -1, 0x4e800420, 0 },
71c2a4
+
71c2a4
+    { 0, 0, 0 }
71c2a4
+  };
71c2a4
+
71c2a4
+static const struct ppc_insn_pattern ppc64_standard_linkage11[] =
71c2a4
+  {
71c2a4
+    /* std   %r2,0+40(%r1)   <optional> */
71c2a4
+    { insn_ds (-1, -1, -1, 0, 1), insn_ds (62, 2, 1, 40, 0), 1 },
71c2a4
+
71c2a4
+    /* li %r11,0     <optional> */
71c2a4
+    { insn_d (-1, -1, -1, 0), insn_d (14, 11, 0, 0), 1 },
71c2a4
+
71c2a4
+    /* sldi  %r11,%r11,34   <eq to rldicr rx,ry,n, 63-n> <optional>  */
71c2a4
+    { insn_md (-1, -1, -1, 0, 0, 1), insn_md (30, 11, 11, 34, 63-34, 0), 1 },
71c2a4
+
71c2a4
+    /* paddi r12, <any> */
71c2a4
+    { prefix (-1, -1, 1, 0), prefix (2, 0, 1, 0), 0 },
71c2a4
+    { insn_d (-1, -1, -1, 0), insn_d (14, 12, 0, 0), 0 },
71c2a4
+
71c2a4
+    /* ldx   %r12,%r11,%r12  <optional> */
71c2a4
+    { (unsigned) -1, insn_x (31, 12, 11, 12, 21), 1 },
71c2a4
+
71c2a4
+    /* add   %r12,%r11,%r12  <optional> */
71c2a4
+    { (unsigned) -1, insn_xo (31, 12, 11, 12, 0, 0, 40), 1 },
71c2a4
+
71c2a4
+    /* mtctr r12   */
71c2a4
+    { insn_xfx (-1, -1, -1, -1), insn_xfx (31, 12, 9, 467), 0 },
71c2a4
+
71c2a4
+    /* bctr   */ // 13, 14, 15, 16
71c2a4
+    { (unsigned) -1, 0x4e800420, 0 },
71c2a4
+
71c2a4
+    { 0, 0, 0 }
71c2a4
+  };
71c2a4
+
71c2a4
+static const struct ppc_insn_pattern ppc64_standard_linkage12[] =
71c2a4
+  {
71c2a4
+    /* std   %r2,0+40(%r1)    <optional>  */
71c2a4
+    { insn_ds (-1, -1, -1, 0, 1), insn_ds (62, 2, 1, 40, 0), 1 },
71c2a4
+
71c2a4
+    /* lis %r11,xxx@ha <equivalent addis rx, 0, val> */
71c2a4
+    /* addis r12, r2, <any> */
71c2a4
+    { insn_d (-1, -1, -1, 0), insn_d (15, 12, 2, 0), 0 },
71c2a4
+
71c2a4
+    /* ori   %r11,%r11,xxx@l */
71c2a4
+    { insn_d (-1, -1, -1, 0), insn_d (24, 11, 11, 0), 0 },
71c2a4
+
71c2a4
+    /* sldi  %r11,%r11,34 <optional> */
71c2a4
+    { (unsigned) -1, insn_md (30, 11, 11, 34, 63-34, 0), 1 },
71c2a4
+
71c2a4
+    /*paddi r12,<any> */
71c2a4
+    { prefix (-1, -1, 1, 0), prefix (2, 0, 1, 0), 0 },
71c2a4
+    { insn_d (-1, -1, -1, 0), insn_d (14, 12, 0, 0), 0 },
71c2a4
+
71c2a4
+    /* sldi  %r11,%r11,34 <optional> */
71c2a4
+    { (unsigned) -1, insn_md (30, 11, 11, 34, 63-34, 0), 1 },
71c2a4
+
71c2a4
+    /* ldx   %r12,%r11,%r12 <optional> */
71c2a4
+    { (unsigned) -1, insn_x (31, 12, 11, 12, 21), 1 },
71c2a4
+
71c2a4
+    /* add   %r12,%r11,%r12 <optional> */
71c2a4
+    { (unsigned) -1, insn_xo (31, 12, 11, 12, 0, 0, 40), 1 },
71c2a4
+
71c2a4
+    /* mtctr r12  */
71c2a4
+    { insn_xfx (-1, -1, -1, -1), insn_xfx (31, 12, 9, 467), 0 },
71c2a4
+
71c2a4
+    /* bctr  */ // 17, 18, 19, 20
71c2a4
+    { (unsigned) -1, 0x4e800420, 0 },
71c2a4
+
71c2a4
+    { 0, 0, 0 }
71c2a4
+  };
71c2a4
+
71c2a4
 /* When the dynamic linker is doing lazy symbol resolution, the first
71c2a4
    call to a function in another object will go like this:
71c2a4
 
71c2a4
@@ -432,6 +580,29 @@ ppc64_standard_linkage4_target (struct frame_info *frame, unsigned int *insn)
71c2a4
   return ppc64_plt_entry_point (frame, plt_off);
71c2a4
 }
71c2a4
 
71c2a4
+static CORE_ADDR
71c2a4
+ppc64_pcrel_linkage1_target (struct frame_info *frame, unsigned int *insn,
71c2a4
+			     CORE_ADDR pc)
71c2a4
+{
71c2a4
+  /* insn[0] is for the std instruction.  */
71c2a4
+  CORE_ADDR plt_off = ppc_insn_prefix_dform (insn[1], insn[2]);
71c2a4
+
71c2a4
+  return ppc64_plt_pcrel_entry_point (frame, plt_off, pc);
71c2a4
+}
71c2a4
+
71c2a4
+static CORE_ADDR
71c2a4
+ppc64_pcrel_linkage2_target (struct frame_info *frame, unsigned int *insn,
71c2a4
+			     CORE_ADDR pc)
71c2a4
+{
71c2a4
+  CORE_ADDR plt_off;
71c2a4
+
71c2a4
+  /* insn[0] is for the std instruction.
71c2a4
+     insn[1] is for the  li r11 instruction  */
71c2a4
+  plt_off = ppc_insn_prefix_dform (insn[2], insn[3]);
71c2a4
+
71c2a4
+  return ppc64_plt_pcrel_entry_point (frame, plt_off, pc);
71c2a4
+}
71c2a4
+
71c2a4
 
71c2a4
 /* Given that we've begun executing a call trampoline at PC, return
71c2a4
    the entry point of the function the trampoline will go to.
71c2a4
@@ -447,10 +618,15 @@ ppc64_skip_trampoline_code_1 (struct frame_info *frame, CORE_ADDR pc)
71c2a4
 				    ARRAY_SIZE (ppc64_standard_linkage2)),
71c2a4
 			       MAX (ARRAY_SIZE (ppc64_standard_linkage3),
71c2a4
 				    ARRAY_SIZE (ppc64_standard_linkage4))),
71c2a4
-			  MAX (MAX (ARRAY_SIZE (ppc64_standard_linkage5),
71c2a4
+		      MAX(MAX (MAX (ARRAY_SIZE (ppc64_standard_linkage5),
71c2a4
 				    ARRAY_SIZE (ppc64_standard_linkage6)),
71c2a4
 			       MAX (ARRAY_SIZE (ppc64_standard_linkage7),
71c2a4
-				    ARRAY_SIZE (ppc64_standard_linkage8))))
71c2a4
+				    ARRAY_SIZE (ppc64_standard_linkage8))),
71c2a4
+		          MAX (MAX (ARRAY_SIZE (ppc64_standard_linkage9),
71c2a4
+				    ARRAY_SIZE (ppc64_standard_linkage10)),
71c2a4
+		               MAX (ARRAY_SIZE (ppc64_standard_linkage11),
71c2a4
+				    ARRAY_SIZE (ppc64_standard_linkage12)))))
71c2a4
+
71c2a4
 		     - 1];
71c2a4
   CORE_ADDR target;
71c2a4
   int scan_limit, i;
71c2a4
@@ -463,7 +639,19 @@ ppc64_skip_trampoline_code_1 (struct frame_info *frame, CORE_ADDR pc)
71c2a4
 
71c2a4
   for (i = 0; i < scan_limit; i++)
71c2a4
     {
71c2a4
-      if (i < ARRAY_SIZE (ppc64_standard_linkage8) - 1
71c2a4
+      if (i < ARRAY_SIZE (ppc64_standard_linkage12) - 1
71c2a4
+	  && ppc_insns_match_pattern (frame, pc, ppc64_standard_linkage12, insns))
71c2a4
+	pc = ppc64_pcrel_linkage1_target (frame, insns, pc);
71c2a4
+      else if (i < ARRAY_SIZE (ppc64_standard_linkage11) - 1
71c2a4
+	  && ppc_insns_match_pattern (frame, pc, ppc64_standard_linkage11, insns))
71c2a4
+	pc = ppc64_pcrel_linkage2_target (frame, insns, pc);
71c2a4
+      else if (i < ARRAY_SIZE (ppc64_standard_linkage10) - 1
71c2a4
+	  && ppc_insns_match_pattern (frame, pc, ppc64_standard_linkage10, insns))
71c2a4
+	pc = ppc64_pcrel_linkage1_target (frame, insns, pc);
71c2a4
+      else if (i < ARRAY_SIZE (ppc64_standard_linkage9) - 1
71c2a4
+	  && ppc_insns_match_pattern (frame, pc, ppc64_standard_linkage9, insns))
71c2a4
+	pc = ppc64_pcrel_linkage1_target (frame, insns, pc);
71c2a4
+      else if (i < ARRAY_SIZE (ppc64_standard_linkage8) - 1
71c2a4
 	  && ppc_insns_match_pattern (frame, pc, ppc64_standard_linkage8, insns))
71c2a4
 	pc = ppc64_standard_linkage4_target (frame, insns);
71c2a4
       else if (i < ARRAY_SIZE (ppc64_standard_linkage7) - 1
71c2a4
diff --git a/gdb/rs6000-tdep.c b/gdb/rs6000-tdep.c
71c2a4
--- a/gdb/rs6000-tdep.c
71c2a4
+++ b/gdb/rs6000-tdep.c
71c2a4
@@ -7361,6 +7361,14 @@ ppc_insn_ds_field (unsigned int insn)
71c2a4
   return ((((CORE_ADDR) insn & 0xfffc) ^ 0x8000) - 0x8000);
71c2a4
 }
71c2a4
 
71c2a4
+CORE_ADDR
71c2a4
+ppc_insn_prefix_dform (unsigned int insn1, unsigned int insn2)
71c2a4
+{
71c2a4
+  /* result is 34-bits  */
71c2a4
+  return (CORE_ADDR) ((((insn1 & 0x3ffff) ^ 0x20000) - 0x20000) << 16)
71c2a4
+    | (CORE_ADDR)(insn2 & 0xffff);
71c2a4
+}
71c2a4
+
71c2a4
 /* Initialization code.  */
71c2a4
 
71c2a4
 void _initialize_rs6000_tdep ();