Blame SOURCES/gdb-rhbz1320945-power9-19of38.patch

a094f6
commit 7b9341139a693eac8d316275004b2d752b1f0cb8
a094f6
Author: Peter Bergner <bergner@vnet.ibm.com>
a094f6
Date:   Mon Jun 22 14:55:24 2015 -0500
a094f6
a094f6
    PPC sync instruction accepts invalid and incompatible operands
a094f6
    
a094f6
    ISA 2.07 added a new category called Elemental Memory Barriers that modifies
a094f6
    the sync instruction to accept an additional operand ESYNC.  Edmar added
a094f6
    support for this insruction varient here:
a094f6
    
a094f6
        https://sourceware.org/ml/binutils/2012-02/msg00221.html
a094f6
    
a094f6
    Looking at this closer, I see that the insert_ls() function is misnamed
a094f6
    (since it's attached to the ESYNC operand, not the LS operand) but more
a094f6
    importantly, it is silently modifying the LS operand value behind the
a094f6
    users back when the LS operand is either invalid or is incompatible with
a094f6
    the new ESYNC operand.  The ISA 2.07 doc has an Assembler Note that clearly
a094f6
    states that assemblers that support the ESYNC operand should report all
a094f6
    invalid uses of LS and ESYNC.  This patch changes the assembler to
a094f6
    error out on invalid and incompatible operand usage.
a094f6
    
a094f6
    opcodes/
a094f6
            * ppc-opc.c (insert_ls): Test for invalid LS operands.
a094f6
            (insert_esync): New function.
a094f6
            (LS, WC): Use insert_ls.
a094f6
            (ESYNC): Use insert_esync.
a094f6
    
a094f6
    gas/testsuite/
a094f6
            * gas/ppc/e6500.s <sync>: Fix invalid test.
a094f6
            * gas/ppc/e6500.d: Likewise.
a094f6
a094f6
### a/opcodes/ChangeLog
a094f6
### b/opcodes/ChangeLog
a094f6
## -1,3 +1,10 @@
a094f6
+2015-06-22  Peter Bergner  <bergner@vnet.ibm.com>
a094f6
+
a094f6
+	* ppc-opc.c (insert_ls): Test for invalid LS operands.
a094f6
+	(insert_esync): New function.
a094f6
+	(LS, WC): Use insert_ls.
a094f6
+	(ESYNC): Use insert_esync.
a094f6
+
a094f6
 2015-06-22  Nick Clifton  <nickc@redhat.com>
a094f6
 
a094f6
 	* dis-buf.c (buffer_read_memory): Fail is stop_vma is set and the
a094f6
--- a/opcodes/ppc-opc.c
a094f6
+++ b/opcodes/ppc-opc.c
a094f6
@@ -53,6 +53,7 @@ static unsigned long insert_bo (unsigned long, long, ppc_cpu_t, const char **);
a094f6
 static long extract_bo (unsigned long, ppc_cpu_t, int *);
a094f6
 static unsigned long insert_boe (unsigned long, long, ppc_cpu_t, const char **);
a094f6
 static long extract_boe (unsigned long, ppc_cpu_t, int *);
a094f6
+static unsigned long insert_esync (unsigned long, long, ppc_cpu_t, const char **);
a094f6
 static unsigned long insert_fxm (unsigned long, long, ppc_cpu_t, const char **);
a094f6
 static long extract_fxm (unsigned long, ppc_cpu_t, int *);
a094f6
 static unsigned long insert_li20 (unsigned long, long, ppc_cpu_t, const char **);
a094f6
@@ -417,7 +418,7 @@ const struct powerpc_operand powerpc_operands[] =
a094f6
   /* The LS or WC field in an X (sync or wait) form instruction.  */
a094f6
 #define LS LIA + 1
a094f6
 #define WC LS
a094f6
-  { 0x3, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
a094f6
+  { 0x3, 21, insert_ls, NULL, PPC_OPERAND_OPTIONAL },
a094f6
 
a094f6
   /* The ME field in an M form instruction.  */
a094f6
 #define ME LS + 1
a094f6
@@ -635,7 +636,7 @@ const struct powerpc_operand powerpc_operands[] =
a094f6
 
a094f6
   /* The ESYNC field in an X (sync) form instruction.  */
a094f6
 #define ESYNC STRM + 1
a094f6
-  { 0xf, 16, insert_ls, NULL, PPC_OPERAND_OPTIONAL },
a094f6
+  { 0xf, 16, insert_esync, NULL, PPC_OPERAND_OPTIONAL },
a094f6
 
a094f6
   /* The SV field in a POWER SC form instruction.  */
a094f6
 #define SV ESYNC + 1
a094f6
@@ -1365,17 +1366,40 @@ extract_li20 (unsigned long insn,
a094f6
          | (insn & 0x7ff);
a094f6
 }
a094f6
 
a094f6
-/* The LS field in a sync instruction that accepts 2 operands
a094f6
-   Values 2 and 3 are reserved,
a094f6
-     must be treated as 0 for future compatibility
a094f6
-   Values 0 and 1 can be accepted, if field ESYNC is zero
a094f6
-   Otherwise L = complement of ESYNC-bit2 (1<<18) */
a094f6
+/* The 2-bit L field in a SYNC or WC field in a WAIT instruction.
a094f6
+   For SYNC, some L values are reserved:
a094f6
+     * Value 3 is reserved on newer server cpus.
a094f6
+     * Values 2 and 3 are reserved on all other cpus.  */
a094f6
 
a094f6
 static unsigned long
a094f6
 insert_ls (unsigned long insn,
a094f6
 	   long value,
a094f6
-	   ppc_cpu_t dialect ATTRIBUTE_UNUSED,
a094f6
-	   const char **errmsg ATTRIBUTE_UNUSED)
a094f6
+	   ppc_cpu_t dialect,
a094f6
+	   const char **errmsg)
a094f6
+{
a094f6
+  /* For SYNC, some L values are illegal.  */
a094f6
+  if (((insn >> 1) & 0x3ff) == 598)
a094f6
+    {
a094f6
+      long max_lvalue = (dialect & PPC_OPCODE_POWER4) ? 2 : 1;
a094f6
+      if (value > max_lvalue)
a094f6
+	{
a094f6
+	  *errmsg = _("illegal L operand value");
a094f6
+	  return insn;
a094f6
+	}
a094f6
+    }
a094f6
+
a094f6
+  return insn | ((value & 0x3) << 21);
a094f6
+}
a094f6
+
a094f6
+/* The 4-bit E field in a sync instruction that accepts 2 operands.
a094f6
+   If ESYNC is non-zero, then the L field must be either 0 or 1 and
a094f6
+   the complement of ESYNC-bit2.  */
a094f6
+
a094f6
+static unsigned long
a094f6
+insert_esync (unsigned long insn,
a094f6
+	      long value,
a094f6
+	      ppc_cpu_t dialect ATTRIBUTE_UNUSED,
a094f6
+	      const char **errmsg)
a094f6
 {
a094f6
   unsigned long ls;
a094f6
 
a094f6
@@ -1383,12 +1407,15 @@ insert_ls (unsigned long insn,
a094f6
   if (value == 0)
a094f6
     {
a094f6
       if (ls > 1)
a094f6
-	return insn & ~(0x3 << 21);
a094f6
+	*errmsg = _("illegal L operand value");
a094f6
       return insn;
a094f6
     }
a094f6
-  if ((value & 0x2) != 0)
a094f6
-    return (insn & ~(0x3 << 21)) | ((value & 0xf) << 16);
a094f6
-  return (insn & ~(0x3 << 21)) | (0x1 << 21) | ((value & 0xf) << 16);
a094f6
+
a094f6
+  if ((ls & ~0x1)
a094f6
+      || (((value >> 1) & 0x1) ^ ls) == 0)
a094f6
+        *errmsg = _("incompatible L operand value");
a094f6
+
a094f6
+  return insn | ((value & 0xf) << 16);
a094f6
 }
a094f6
 
a094f6
 /* The MB and ME fields in an M form instruction expressed as a single
a094f6
@@ -2024,6 +2051,7 @@ extract_dm (unsigned long insn,
a094f6
     *invalid = 1;
a094f6
   return (value) ? 1 : 0;
a094f6
 }
a094f6
+
a094f6
 /* The VLESIMM field in an I16A form instruction.  This is split.  */
a094f6
 
a094f6
 static unsigned long