Blame SOURCES/gcc48-rh1482762.patch

13f101
2017-03-25  Uros Bizjak  <ubizjak@gmail.com>
13f101
13f101
	PR target/80180
13f101
	* config/i386/i386.c (ix86_expand_builtin)
13f101
	<IX86_BUILTIN_RDSEED{16,32,64}_STEP>: Do not expand arg0 between
13f101
	flags reg setting and flags reg using instructions.
13f101
	<IX86_BUILTIN_RDRAND{16,32,64}_STEP>: Ditto.  Use non-flags reg
13f101
	clobbering instructions to zero extend op2.
13f101
13f101
--- gcc/config/i386/i386.c	(revision 246478)
13f101
+++ gcc/config/i386/i386.c	(revision 246479)
13f101
@@ -39533,9 +39533,6 @@
13f101
       mode0 = DImode;
13f101
 
13f101
 rdrand_step:
13f101
-      op0 = gen_reg_rtx (mode0);
13f101
-      emit_insn (GEN_FCN (icode) (op0));
13f101
-
13f101
       arg0 = CALL_EXPR_ARG (exp, 0);
13f101
       op1 = expand_normal (arg0);
13f101
       if (!address_operand (op1, VOIDmode))
13f101
@@ -39543,6 +39540,10 @@
13f101
 	  op1 = convert_memory_address (Pmode, op1);
13f101
 	  op1 = copy_addr_to_reg (op1);
13f101
 	}
13f101
+
13f101
+      op0 = gen_reg_rtx (mode0);
13f101
+      emit_insn (GEN_FCN (icode) (op0));
13f101
+
13f101
       emit_move_insn (gen_rtx_MEM (mode0, op1), op0);
13f101
 
13f101
       op1 = gen_reg_rtx (SImode);
13f101
@@ -39584,9 +39597,6 @@
13f101
       mode0 = DImode;
13f101
 
13f101
 rdseed_step:
13f101
-      op0 = gen_reg_rtx (mode0);
13f101
-      emit_insn (GEN_FCN (icode) (op0));
13f101
-
13f101
       arg0 = CALL_EXPR_ARG (exp, 0);
13f101
       op1 = expand_normal (arg0);
13f101
       if (!address_operand (op1, VOIDmode))
13f101
@@ -39594,6 +39604,10 @@
13f101
 	  op1 = convert_memory_address (Pmode, op1);
13f101
 	  op1 = copy_addr_to_reg (op1);
13f101
 	}
13f101
+
13f101
+      op0 = gen_reg_rtx (mode0);
13f101
+      emit_insn (GEN_FCN (icode) (op0));
13f101
+
13f101
       emit_move_insn (gen_rtx_MEM (mode0, op1), op0);
13f101
 
13f101
       op2 = gen_reg_rtx (QImode);