Blame SOURCES/valgrind-3.16.0-ppc-L-field.patch

fe1059
commit fb6f7abcbc92506d302fb18a2c5fc853d2929248
fe1059
Author: Carl Love <cel@us.ibm.com>
fe1059
Date:   Tue Jun 9 10:42:03 2020 -0500
fe1059
fe1059
    Power PC Fix extraction of the L field for sync instruction
fe1059
    
fe1059
    The L field is currently a two bit[22:21] field in ISA 3.0. The size of the
fe1059
    L field has changed over time.
fe1059
    
fe1059
    Currently the ISA 3.0 Valgrind sync instruction support code sets the
fe1059
    flag_L for the instruction L field to a five bit value that includes bits
fe1059
    that are marked reserved the sync instruction.  This patch fixes the issue for ISA 3.0
fe1059
    to only setting flag_L the specified two bits.
fe1059
    
fe1059
    Valgrind bugzilla:   https://bugs.kde.org/show_bug.cgi?id=422677
fe1059
fe1059
diff --git a/VEX/priv/guest_ppc_toIR.c b/VEX/priv/guest_ppc_toIR.c
fe1059
index 582c59ec0..c4965a19e 100644
fe1059
--- a/VEX/priv/guest_ppc_toIR.c
fe1059
+++ b/VEX/priv/guest_ppc_toIR.c
fe1059
@@ -8777,7 +8777,7 @@ static Bool dis_memsync ( UInt theInstr )
fe1059
    /* X-Form, XL-Form */
fe1059
    UChar opc1    = ifieldOPC(theInstr);
fe1059
    UInt  b11to25 = IFIELD(theInstr, 11, 15);
fe1059
-   UChar flag_L  = ifieldRegDS(theInstr);
fe1059
+   UChar flag_L  = IFIELD(theInstr, 21, 2);   //ISA 3.0
fe1059
    UInt  b11to20 = IFIELD(theInstr, 11, 10);
fe1059
    UInt  M0      = IFIELD(theInstr, 11, 5);
fe1059
    UChar rD_addr = ifieldRegDS(theInstr);