|
|
5544c1 |
From a977d2c7f02eb2ed7fc879979d6f5525c017a881 Mon Sep 17 00:00:00 2001
|
|
|
5544c1 |
From: Richard Henderson <rth@twiddle.net>
|
|
|
5544c1 |
Date: Fri, 21 Sep 2012 10:13:34 -0700
|
|
|
5544c1 |
Subject: [PATCH] tcg: Introduce movcond
|
|
|
5544c1 |
|
|
|
5544c1 |
Implemented with setcond if the target does not provide
|
|
|
5544c1 |
the optional opcode.
|
|
|
5544c1 |
|
|
|
5544c1 |
Signed-off-by: Richard Henderson <rth@twiddle.net>
|
|
|
5544c1 |
Signed-off-by: Aurelien Jarno <aurelien@aurel32.net>
|
|
|
5544c1 |
Signed-off-by: Michael Roth <mdroth@linux.vnet.ibm.com>
|
|
|
5544c1 |
---
|
|
|
5544c1 |
tcg/README | 6 ++++++
|
|
|
5544c1 |
tcg/arm/tcg-target.h | 1 +
|
|
|
5544c1 |
tcg/hppa/tcg-target.h | 1 +
|
|
|
5544c1 |
tcg/i386/tcg-target.h | 2 ++
|
|
|
5544c1 |
tcg/ia64/tcg-target.h | 2 ++
|
|
|
5544c1 |
tcg/mips/tcg-target.h | 1 +
|
|
|
5544c1 |
tcg/ppc/tcg-target.h | 1 +
|
|
|
5544c1 |
tcg/ppc64/tcg-target.h | 2 ++
|
|
|
5544c1 |
tcg/s390/tcg-target.h | 2 ++
|
|
|
5544c1 |
tcg/sparc/tcg-target.h | 2 ++
|
|
|
5544c1 |
tcg/tcg-op.h | 40 ++++++++++++++++++++++++++++++++++++++++
|
|
|
5544c1 |
tcg/tcg-opc.h | 2 ++
|
|
|
5544c1 |
tcg/tcg.c | 11 +++++------
|
|
|
5544c1 |
tcg/tcg.h | 1 +
|
|
|
5544c1 |
tcg/tci/tcg-target.h | 2 ++
|
|
|
5544c1 |
15 files changed, 70 insertions(+), 6 deletions(-)
|
|
|
5544c1 |
|
|
|
5544c1 |
diff --git a/tcg/README b/tcg/README
|
|
|
5544c1 |
index cfdfd96..d03ae05 100644
|
|
|
5544c1 |
--- a/tcg/README
|
|
|
5544c1 |
+++ b/tcg/README
|
|
|
5544c1 |
@@ -307,6 +307,12 @@ dest = (t1 cond t2)
|
|
|
5544c1 |
|
|
|
5544c1 |
Set DEST to 1 if (T1 cond T2) is true, otherwise set to 0.
|
|
|
5544c1 |
|
|
|
5544c1 |
+* movcond_i32/i64 cond, dest, c1, c2, v1, v2
|
|
|
5544c1 |
+
|
|
|
5544c1 |
+dest = (c1 cond c2 ? v1 : v2)
|
|
|
5544c1 |
+
|
|
|
5544c1 |
+Set DEST to V1 if (C1 cond C2) is true, otherwise set to V2.
|
|
|
5544c1 |
+
|
|
|
5544c1 |
********* Type conversions
|
|
|
5544c1 |
|
|
|
5544c1 |
* ext_i32_i64 t0, t1
|
|
|
5544c1 |
diff --git a/tcg/arm/tcg-target.h b/tcg/arm/tcg-target.h
|
|
|
5544c1 |
index c0b8f72..e2299ca 100644
|
|
|
5544c1 |
--- a/tcg/arm/tcg-target.h
|
|
|
5544c1 |
+++ b/tcg/arm/tcg-target.h
|
|
|
5544c1 |
@@ -73,6 +73,7 @@ typedef enum {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i32 0
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i32 0
|
|
|
5544c1 |
|
|
|
5544c1 |
#define TCG_TARGET_HAS_GUEST_BASE
|
|
|
5544c1 |
|
|
|
5544c1 |
diff --git a/tcg/hppa/tcg-target.h b/tcg/hppa/tcg-target.h
|
|
|
5544c1 |
index 01ef960..4defd28 100644
|
|
|
5544c1 |
--- a/tcg/hppa/tcg-target.h
|
|
|
5544c1 |
+++ b/tcg/hppa/tcg-target.h
|
|
|
5544c1 |
@@ -96,6 +96,7 @@ typedef enum {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i32 1
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i32 0
|
|
|
5544c1 |
|
|
|
5544c1 |
/* optional instructions automatically implemented */
|
|
|
5544c1 |
#define TCG_TARGET_HAS_neg_i32 0 /* sub rd, 0, rs */
|
|
|
5544c1 |
diff --git a/tcg/i386/tcg-target.h b/tcg/i386/tcg-target.h
|
|
|
5544c1 |
index 8be42f3..504f953 100644
|
|
|
5544c1 |
--- a/tcg/i386/tcg-target.h
|
|
|
5544c1 |
+++ b/tcg/i386/tcg-target.h
|
|
|
5544c1 |
@@ -86,6 +86,7 @@ typedef enum {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i32 1
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i32 0
|
|
|
5544c1 |
|
|
|
5544c1 |
#if TCG_TARGET_REG_BITS == 64
|
|
|
5544c1 |
#define TCG_TARGET_HAS_div2_i64 1
|
|
|
5544c1 |
@@ -107,6 +108,7 @@ typedef enum {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i64 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i64 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i64 1
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i64 0
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
|
|
|
5544c1 |
#define TCG_TARGET_deposit_i32_valid(ofs, len) \
|
|
|
5544c1 |
diff --git a/tcg/ia64/tcg-target.h b/tcg/ia64/tcg-target.h
|
|
|
5544c1 |
index c22962a..368aee4 100644
|
|
|
5544c1 |
--- a/tcg/ia64/tcg-target.h
|
|
|
5544c1 |
+++ b/tcg/ia64/tcg-target.h
|
|
|
5544c1 |
@@ -133,6 +133,8 @@ typedef enum {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_rot_i64 1
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i64 0
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i32 0
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i64 0
|
|
|
5544c1 |
|
|
|
5544c1 |
/* optional instructions automatically implemented */
|
|
|
5544c1 |
#define TCG_TARGET_HAS_neg_i32 0 /* sub r1, r0, r3 */
|
|
|
5544c1 |
diff --git a/tcg/mips/tcg-target.h b/tcg/mips/tcg-target.h
|
|
|
5544c1 |
index 1c61931..9c68a32 100644
|
|
|
5544c1 |
--- a/tcg/mips/tcg-target.h
|
|
|
5544c1 |
+++ b/tcg/mips/tcg-target.h
|
|
|
5544c1 |
@@ -90,6 +90,7 @@ typedef enum {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_eqv_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i32 0
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i32 0
|
|
|
5544c1 |
|
|
|
5544c1 |
/* optional instructions automatically implemented */
|
|
|
5544c1 |
#define TCG_TARGET_HAS_neg_i32 0 /* sub rd, zero, rt */
|
|
|
5544c1 |
diff --git a/tcg/ppc/tcg-target.h b/tcg/ppc/tcg-target.h
|
|
|
5544c1 |
index 2f37fd2..177eea1 100644
|
|
|
5544c1 |
--- a/tcg/ppc/tcg-target.h
|
|
|
5544c1 |
+++ b/tcg/ppc/tcg-target.h
|
|
|
5544c1 |
@@ -92,6 +92,7 @@ typedef enum {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i32 1
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i32 1
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i32 1
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i32 0
|
|
|
5544c1 |
|
|
|
5544c1 |
#define TCG_AREG0 TCG_REG_R27
|
|
|
5544c1 |
|
|
|
5544c1 |
diff --git a/tcg/ppc64/tcg-target.h b/tcg/ppc64/tcg-target.h
|
|
|
5544c1 |
index 97eec08..57569e8 100644
|
|
|
5544c1 |
--- a/tcg/ppc64/tcg-target.h
|
|
|
5544c1 |
+++ b/tcg/ppc64/tcg-target.h
|
|
|
5544c1 |
@@ -83,6 +83,7 @@ typedef enum {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i32 0
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i32 0
|
|
|
5544c1 |
|
|
|
5544c1 |
#define TCG_TARGET_HAS_div_i64 1
|
|
|
5544c1 |
#define TCG_TARGET_HAS_rot_i64 0
|
|
|
5544c1 |
@@ -103,6 +104,7 @@ typedef enum {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i64 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i64 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i64 0
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i64 0
|
|
|
5544c1 |
|
|
|
5544c1 |
#define TCG_AREG0 TCG_REG_R27
|
|
|
5544c1 |
|
|
|
5544c1 |
diff --git a/tcg/s390/tcg-target.h b/tcg/s390/tcg-target.h
|
|
|
5544c1 |
index 4f7dfab..ed55c33 100644
|
|
|
5544c1 |
--- a/tcg/s390/tcg-target.h
|
|
|
5544c1 |
+++ b/tcg/s390/tcg-target.h
|
|
|
5544c1 |
@@ -63,6 +63,7 @@ typedef enum TCGReg {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i32 0
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i32 0
|
|
|
5544c1 |
|
|
|
5544c1 |
#if TCG_TARGET_REG_BITS == 64
|
|
|
5544c1 |
#define TCG_TARGET_HAS_div2_i64 1
|
|
|
5544c1 |
@@ -84,6 +85,7 @@ typedef enum TCGReg {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i64 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i64 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i64 0
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i64 0
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
|
|
|
5544c1 |
#define TCG_TARGET_HAS_GUEST_BASE
|
|
|
5544c1 |
diff --git a/tcg/sparc/tcg-target.h b/tcg/sparc/tcg-target.h
|
|
|
5544c1 |
index 0ea87be..d762574 100644
|
|
|
5544c1 |
--- a/tcg/sparc/tcg-target.h
|
|
|
5544c1 |
+++ b/tcg/sparc/tcg-target.h
|
|
|
5544c1 |
@@ -102,6 +102,7 @@ typedef enum {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i32 0
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i32 0
|
|
|
5544c1 |
|
|
|
5544c1 |
#if TCG_TARGET_REG_BITS == 64
|
|
|
5544c1 |
#define TCG_TARGET_HAS_div_i64 1
|
|
|
5544c1 |
@@ -123,6 +124,7 @@ typedef enum {
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i64 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i64 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i64 0
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i64 0
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
|
|
|
5544c1 |
#ifdef CONFIG_SOLARIS
|
|
|
5544c1 |
diff --git a/tcg/tcg-op.h b/tcg/tcg-op.h
|
|
|
5544c1 |
index 169d3b2..6d28f82 100644
|
|
|
5544c1 |
--- a/tcg/tcg-op.h
|
|
|
5544c1 |
+++ b/tcg/tcg-op.h
|
|
|
5544c1 |
@@ -2118,6 +2118,44 @@ static inline void tcg_gen_deposit_i64(TCGv_i64 ret, TCGv_i64 arg1,
|
|
|
5544c1 |
tcg_temp_free_i64(t1);
|
|
|
5544c1 |
}
|
|
|
5544c1 |
|
|
|
5544c1 |
+static inline void tcg_gen_movcond_i32(TCGCond cond, TCGv_i32 ret,
|
|
|
5544c1 |
+ TCGv_i32 c1, TCGv_i32 c2,
|
|
|
5544c1 |
+ TCGv_i32 v1, TCGv_i32 v2)
|
|
|
5544c1 |
+{
|
|
|
5544c1 |
+ if (TCG_TARGET_HAS_movcond_i32) {
|
|
|
5544c1 |
+ tcg_gen_op6i_i32(INDEX_op_movcond_i32, ret, c1, c2, v1, v2, cond);
|
|
|
5544c1 |
+ } else {
|
|
|
5544c1 |
+ TCGv_i32 t0 = tcg_temp_new_i32();
|
|
|
5544c1 |
+ TCGv_i32 t1 = tcg_temp_new_i32();
|
|
|
5544c1 |
+ tcg_gen_setcond_i32(cond, t0, c1, c2);
|
|
|
5544c1 |
+ tcg_gen_neg_i32(t0, t0);
|
|
|
5544c1 |
+ tcg_gen_and_i32(t1, v1, t0);
|
|
|
5544c1 |
+ tcg_gen_andc_i32(ret, v2, t0);
|
|
|
5544c1 |
+ tcg_gen_or_i32(ret, ret, t1);
|
|
|
5544c1 |
+ tcg_temp_free_i32(t0);
|
|
|
5544c1 |
+ tcg_temp_free_i32(t1);
|
|
|
5544c1 |
+ }
|
|
|
5544c1 |
+}
|
|
|
5544c1 |
+
|
|
|
5544c1 |
+static inline void tcg_gen_movcond_i64(TCGCond cond, TCGv_i64 ret,
|
|
|
5544c1 |
+ TCGv_i64 c1, TCGv_i64 c2,
|
|
|
5544c1 |
+ TCGv_i64 v1, TCGv_i64 v2)
|
|
|
5544c1 |
+{
|
|
|
5544c1 |
+ if (TCG_TARGET_HAS_movcond_i64) {
|
|
|
5544c1 |
+ tcg_gen_op6i_i64(INDEX_op_movcond_i64, ret, c1, c2, v1, v2, cond);
|
|
|
5544c1 |
+ } else {
|
|
|
5544c1 |
+ TCGv_i64 t0 = tcg_temp_new_i64();
|
|
|
5544c1 |
+ TCGv_i64 t1 = tcg_temp_new_i64();
|
|
|
5544c1 |
+ tcg_gen_setcond_i64(cond, t0, c1, c2);
|
|
|
5544c1 |
+ tcg_gen_neg_i64(t0, t0);
|
|
|
5544c1 |
+ tcg_gen_and_i64(t1, v1, t0);
|
|
|
5544c1 |
+ tcg_gen_andc_i64(ret, v2, t0);
|
|
|
5544c1 |
+ tcg_gen_or_i64(ret, ret, t1);
|
|
|
5544c1 |
+ tcg_temp_free_i64(t0);
|
|
|
5544c1 |
+ tcg_temp_free_i64(t1);
|
|
|
5544c1 |
+ }
|
|
|
5544c1 |
+}
|
|
|
5544c1 |
+
|
|
|
5544c1 |
/***************************************/
|
|
|
5544c1 |
/* QEMU specific operations. Their type depend on the QEMU CPU
|
|
|
5544c1 |
type. */
|
|
|
5544c1 |
@@ -2434,6 +2472,7 @@ static inline void tcg_gen_qemu_st64(TCGv_i64 arg, TCGv addr, int mem_index)
|
|
|
5544c1 |
#define tcg_gen_deposit_tl tcg_gen_deposit_i64
|
|
|
5544c1 |
#define tcg_const_tl tcg_const_i64
|
|
|
5544c1 |
#define tcg_const_local_tl tcg_const_local_i64
|
|
|
5544c1 |
+#define tcg_gen_movcond_tl tcg_gen_movcond_i64
|
|
|
5544c1 |
#else
|
|
|
5544c1 |
#define tcg_gen_movi_tl tcg_gen_movi_i32
|
|
|
5544c1 |
#define tcg_gen_mov_tl tcg_gen_mov_i32
|
|
|
5544c1 |
@@ -2505,6 +2544,7 @@ static inline void tcg_gen_qemu_st64(TCGv_i64 arg, TCGv addr, int mem_index)
|
|
|
5544c1 |
#define tcg_gen_deposit_tl tcg_gen_deposit_i32
|
|
|
5544c1 |
#define tcg_const_tl tcg_const_i32
|
|
|
5544c1 |
#define tcg_const_local_tl tcg_const_local_i32
|
|
|
5544c1 |
+#define tcg_gen_movcond_tl tcg_gen_movcond_i32
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
|
|
|
5544c1 |
#if TCG_TARGET_REG_BITS == 32
|
|
|
5544c1 |
diff --git a/tcg/tcg-opc.h b/tcg/tcg-opc.h
|
|
|
5544c1 |
index d12e8d0..dbb0e39 100644
|
|
|
5544c1 |
--- a/tcg/tcg-opc.h
|
|
|
5544c1 |
+++ b/tcg/tcg-opc.h
|
|
|
5544c1 |
@@ -51,6 +51,7 @@ DEF(br, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_SIDE_EFFECTS)
|
|
|
5544c1 |
DEF(mov_i32, 1, 1, 0, 0)
|
|
|
5544c1 |
DEF(movi_i32, 1, 0, 1, 0)
|
|
|
5544c1 |
DEF(setcond_i32, 1, 2, 1, 0)
|
|
|
5544c1 |
+DEF(movcond_i32, 1, 4, 1, IMPL(TCG_TARGET_HAS_movcond_i32))
|
|
|
5544c1 |
/* load/store */
|
|
|
5544c1 |
DEF(ld8u_i32, 1, 1, 1, 0)
|
|
|
5544c1 |
DEF(ld8s_i32, 1, 1, 1, 0)
|
|
|
5544c1 |
@@ -107,6 +108,7 @@ DEF(nor_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nor_i32))
|
|
|
5544c1 |
DEF(mov_i64, 1, 1, 0, IMPL64)
|
|
|
5544c1 |
DEF(movi_i64, 1, 0, 1, IMPL64)
|
|
|
5544c1 |
DEF(setcond_i64, 1, 2, 1, IMPL64)
|
|
|
5544c1 |
+DEF(movcond_i64, 1, 4, 1, IMPL64 | IMPL(TCG_TARGET_HAS_movcond_i64))
|
|
|
5544c1 |
/* load/store */
|
|
|
5544c1 |
DEF(ld8u_i64, 1, 1, 1, IMPL64)
|
|
|
5544c1 |
DEF(ld8s_i64, 1, 1, 1, IMPL64)
|
|
|
5544c1 |
diff --git a/tcg/tcg.c b/tcg/tcg.c
|
|
|
5544c1 |
index c002a88..24ce830 100644
|
|
|
5544c1 |
--- a/tcg/tcg.c
|
|
|
5544c1 |
+++ b/tcg/tcg.c
|
|
|
5544c1 |
@@ -991,16 +991,15 @@ void tcg_dump_ops(TCGContext *s)
|
|
|
5544c1 |
}
|
|
|
5544c1 |
switch (c) {
|
|
|
5544c1 |
case INDEX_op_brcond_i32:
|
|
|
5544c1 |
-#if TCG_TARGET_REG_BITS == 32
|
|
|
5544c1 |
- case INDEX_op_brcond2_i32:
|
|
|
5544c1 |
-#elif TCG_TARGET_REG_BITS == 64
|
|
|
5544c1 |
- case INDEX_op_brcond_i64:
|
|
|
5544c1 |
-#endif
|
|
|
5544c1 |
case INDEX_op_setcond_i32:
|
|
|
5544c1 |
+ case INDEX_op_movcond_i32:
|
|
|
5544c1 |
#if TCG_TARGET_REG_BITS == 32
|
|
|
5544c1 |
+ case INDEX_op_brcond2_i32:
|
|
|
5544c1 |
case INDEX_op_setcond2_i32:
|
|
|
5544c1 |
-#elif TCG_TARGET_REG_BITS == 64
|
|
|
5544c1 |
+#else
|
|
|
5544c1 |
+ case INDEX_op_brcond_i64:
|
|
|
5544c1 |
case INDEX_op_setcond_i64:
|
|
|
5544c1 |
+ case INDEX_op_movcond_i64:
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
if (args[k] < ARRAY_SIZE(cond_name) && cond_name[args[k]]) {
|
|
|
5544c1 |
qemu_log(",%s", cond_name[args[k++]]);
|
|
|
5544c1 |
diff --git a/tcg/tcg.h b/tcg/tcg.h
|
|
|
5544c1 |
index 8fbbc81..f454107 100644
|
|
|
5544c1 |
--- a/tcg/tcg.h
|
|
|
5544c1 |
+++ b/tcg/tcg.h
|
|
|
5544c1 |
@@ -79,6 +79,7 @@ typedef uint64_t TCGRegSet;
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nand_i64 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_nor_i64 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_deposit_i64 0
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i64 0
|
|
|
5544c1 |
#endif
|
|
|
5544c1 |
|
|
|
5544c1 |
#ifndef TCG_TARGET_deposit_i32_valid
|
|
|
5544c1 |
diff --git a/tcg/tci/tcg-target.h b/tcg/tci/tcg-target.h
|
|
|
5544c1 |
index 30a0f21..6d89495 100644
|
|
|
5544c1 |
--- a/tcg/tci/tcg-target.h
|
|
|
5544c1 |
+++ b/tcg/tci/tcg-target.h
|
|
|
5544c1 |
@@ -75,6 +75,7 @@
|
|
|
5544c1 |
#define TCG_TARGET_HAS_not_i32 1
|
|
|
5544c1 |
#define TCG_TARGET_HAS_orc_i32 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_rot_i32 1
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i32 0
|
|
|
5544c1 |
|
|
|
5544c1 |
#if TCG_TARGET_REG_BITS == 64
|
|
|
5544c1 |
#define TCG_TARGET_HAS_bswap16_i64 1
|
|
|
5544c1 |
@@ -98,6 +99,7 @@
|
|
|
5544c1 |
#define TCG_TARGET_HAS_not_i64 1
|
|
|
5544c1 |
#define TCG_TARGET_HAS_orc_i64 0
|
|
|
5544c1 |
#define TCG_TARGET_HAS_rot_i64 1
|
|
|
5544c1 |
+#define TCG_TARGET_HAS_movcond_i64 0
|
|
|
5544c1 |
#endif /* TCG_TARGET_REG_BITS == 64 */
|
|
|
5544c1 |
|
|
|
5544c1 |
/* Offset to user memory in user mode. */
|
|
|
5544c1 |
--
|
|
|
5544c1 |
1.7.12.1
|
|
|
5544c1 |
|